

## 30 V, 2 A Synchronous PWM Step-down DC/DC Converter for Industrial Applications

#### OVERVIEW

NO.EY-371-201203

The R1275S is a 36-V synchronous step-down DC/DC converter with built-in drivers. It is designed for industrial equipment, OA equipment and home electronics that require a 24-V input. It operates at a 2-MHz switching frequency, which allows to use a small inductor to ensure a high transient response and to maintain a high efficiency at heavy load condition. Using a spread spectrum clock generator, the EMI noise can be reduced.

This is a high-reliability semiconductor device for industrial application (-Y) that has passed both the screening at high temperature and the reliability test with extended hours.

#### **KEY BENEFITS**

- Provides a high switching frequency at 2 MHz with an efficiency of 87%.
- Maintains the output voltage constant by reducing a switching frequency to the minimum 1/4 when an input-output voltage difference is small.
- Achieves the EMI noise reduction by using a spread spectrum clock generator. (Diffusion Rate: +8%).

#### **KEY SPECIFICATIONS**

- Input Voltage Range (Max. Ratings): 3.6 V to 30 V (36 V)
- Start-up Voltage: 4.5 V
- Standby Current: Typ. 4 μA
- Output Voltage Range: 3.3 V to 5.0 V
- Feedback Voltage: 0.64 V ±1.0%
- Adjustable Oscillator Frequency Using External Resistors: 2 MHz
- External Synchronous Clock Frequency: 1.8 MHz to 2.2 MHz
- Spread Spectrum Clock Generator (SSCG): Diffusion Rate: Typ. +8%
- Minimum On Time: Typ. 70 ns
- Minimum Off Time: Typ. 120 ns
- Duty-over: Min. 1/4
- Soft-start
- Thermal Shutdown: Tj = 160°C
- Undervoltage Lockout (UVLO): V<sub>CC</sub> = 3.3 V (Typ.)
- Overvoltage Lockout (OVLO): V<sub>IN</sub> = 35 V (Typ.)
- Overvoltage Detection (OVD): FB Pin Voltage (V<sub>FB</sub>) +10%
- LX Current Limiting: Typ. 3 A
- High-side Driver On Resistance: Typ. 0.145 Ω
- Low-side Driver On Resistance: Typ. 0.095 Ω

#### PACKAGE



#### **TYPICAL CHARACTERISTICS**



#### OPTIONAL FUNCTIONS

Choose the optional functions from below.

| * | <b>Overcurrent Protection</b> | SSCG    |
|---|-------------------------------|---------|
| А | Hiccup-type                   | Disable |
| С | Hiccup-type                   | Enable  |

#### HSOP-18

5.2 mm x 6.2 mm x 1.45 mm

- APPLICATIONS
- FA Equipment, Smart Meters
- Surveillance Cameras and Vending Machines that are used outside or under high-temperature conditions
- Motors and Lightings that are accompanied by self-heating

NO.EY-371-201203

# **SELECTION GUIDE**

## Selection Guide

| Product Name     | Package | Quantity per Reel | Pb Free | Halogen Free |
|------------------|---------|-------------------|---------|--------------|
| R1275S003*-E2-YE | HSOP-18 | 1,000 pcs         | Yes     | Yes          |

\* : Choose the optional functions from below.

| * | Overcurrent Protection | SSCG    |
|---|------------------------|---------|
| А | Hiccup-type            | Disable |
| С | Hiccup-type            | Enable  |

# **BLOCK DIAGRAM**



R1275S Block Diagram

NO.EY-371-201203

## **PIN DESCRIPTION**



#### **HSOP-18 Pin Configuration**

\* The tab on the bottom of the package is substrate level (GND). The tab must be connected to the ground plane on the board.

| Pin No.    | Pin Name            | Description                                                       |  |  |
|------------|---------------------|-------------------------------------------------------------------|--|--|
| 1, 2       | VIN <sup>(1)</sup>  | Power Supply Pin                                                  |  |  |
| 3          | NC                  | Not Connected                                                     |  |  |
| 4          | CE                  | Chip Enable Pin, Active-high                                      |  |  |
| 5          | CSS                 | Soft-start Adjustment Pin                                         |  |  |
| 6          | COMP                | Capacitor Connecting Pin for Error Amplifier's Phase Compensation |  |  |
| 7          | FB                  | Feedback Input Pin for Error Amplifier                            |  |  |
| 8          | PGOOD               | Power Good Output Pin                                             |  |  |
| 9          | VOUT                | Output Voltage Feedback Input Pin                                 |  |  |
| 10         | MODE <sup>(2)</sup> | Mode Setting Input Pin                                            |  |  |
| 11         | RT                  | Oscillator Frequency Adjustment Pin                               |  |  |
| 12         | VCC                 | VCC Output Pin                                                    |  |  |
| 13         | BST                 | Bootstrap Pin                                                     |  |  |
| 14, 15, 16 | GND <sup>(1)</sup>  | GND Pin                                                           |  |  |
| 17         | NC                  | Not Connected                                                     |  |  |
| 18         | LX                  | Switching Pin                                                     |  |  |

#### HSOP-18 Pin Description

 $<sup>^{(1)}\;</sup>$  The pins with the same name should be connected together.

<sup>&</sup>lt;sup>(2)</sup> This pin should be used with High or with external clock input.

NO.EY-371-201203

## Equivalent Circuits for the Individual Terminals



Equivalent Circuit for CE Pin



Equivalent Circuit for CSS Pin



Equivalent Circuit for COMP Pin



Equivalent Circuit for FB Pin



Equivalent Circuit for PGOOD Pin

PGOOD

Equivalent Circuit for VOUT Pin

NO.EY-371-201203





Equivalent Circuit for VCC Pin



Equivalent Circuit for LX Pin



Equivalent Circuit for RT Pin



Equivalent Circuit for BST Pin

NO.EY-371-201203

# **ABSOLUTE MAXIMUM RATINGS**

#### **Absolute Maximum Ratings**

| Symbol           | Parameter                                                           | Rating                                   | Unit |
|------------------|---------------------------------------------------------------------|------------------------------------------|------|
| VIN              | VIN Pin Input Voltage                                               | -0.3 to 36                               | V    |
| V <sub>CE</sub>  | CE Pin Voltage <sup>(1)</sup>                                       | $-0.3$ to V <sub>IN</sub> +0.3 $\leq$ 36 | V    |
| V <sub>CSS</sub> | CSS Pin Voltage                                                     | -0.3 to 3                                | V    |
| Vout             | VOUT Pin Voltage                                                    | -0.3 to 16                               | V    |
| Vrt              | RT Pin Voltage                                                      | -0.3 to 3                                | V    |
| VCOMP            | COMP Pin Voltage <sup>(2)</sup>                                     | -0.3 to 6                                | V    |
| VFB              | FB Pin Voltage                                                      | -0.3 to 3                                | V    |
| Vcc              | VCC Pin Voltage                                                     | -0.3 to 6                                | V    |
| VCC              | VCC Pin Output Current                                              | Internally Limited                       | mA   |
| VBST             | BST Pin Voltage                                                     | LX-0.3 to LX+6                           | V    |
| V <sub>LX</sub>  | LX Pin Voltage <sup>(1)</sup>                                       | -0.3 to V <sub>IN</sub> +0.3 ≤ 36        | V    |
| VMODE            | MODE Pin Voltage                                                    | -0.3 to 6                                | V    |
| Vpgood           | PGOOD Pin Voltage                                                   | -0.3 to 6                                | V    |
| PD               | Power Dissipation <sup>(3)</sup> (JEDEC STD.51-7 Test Land Pattern) | 3100                                     | mW   |
| Tj               | Junction Temperature Range                                          | -40 to 125                               | °C   |
| Tstg             | Storage Temperature Range                                           | −55 to 125                               | °C   |

#### **ABSOLUTE MAXIMUM RATINGS**

Electronic and mechanical stress momentarily exceeded absolute maximum ratings may cause permanent damage and may degrade the lifetime and safety for both device and system using the device in the field. The functional operation at or over these absolute maximum ratings is not assured.

# **RECOMMENDED OPERATING CONDITIONS**

#### **Recommended Operating Conditions**

| Symbol | Parameter                   | Rating     | Unit |
|--------|-----------------------------|------------|------|
| VIN    | Operating Input Voltage     | 3.6 to 30  | V    |
| Та     | Operating Temperature Range | -40 to 105 | °C   |

#### **RECOMMENDED OPERATING CONDITIONS**

All of electronic equipment should be designed that the mounted semiconductor devices operate within the recommended operating conditions. The semiconductor devices cannot operate normally over the recommended operating conditions, even if they are used over such conditions by momentary electronic noise or surge. And the semiconductor devices may receive serious damage when they continue to operate over the recommended operating conditions.

 $^{(1)}$  It should not exceed V\_IN + 0.3 V.

 $<sup>^{(2)}</sup>$  It should not exceed V<sub>CC</sub> + 0.3 V.

<sup>&</sup>lt;sup>(3)</sup> Refer to POWER DISSIPATION for detailed information.

NO.EY-371-201203

# **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  = 12 V, CE =  $V_{IN}$ , unless otherwise specified.

The specifications surrounded by  $\square$  are guaranteed by design engineering at  $-40^{\circ}C \le Ta \le 105^{\circ}C$ .

|                    | ctrical Characteristics         | Con ditions                        | Mire   | <b>T</b> |        | = 25°C) |
|--------------------|---------------------------------|------------------------------------|--------|----------|--------|---------|
| Symbol             | Item                            | Conditions                         | Min.   | Тур.     | Max.   | Unit    |
| VSTART             | Start-up Voltage                |                                    |        |          | 4.5    | V       |
| Vcc                | VCC Pin Voltage (VCC-GND)       | V <sub>FB</sub> = 0.672 V          | 4.75   | 5        | 5.25   | V       |
| ISTANDBY           | Standby Current                 | V <sub>IN</sub> = 30 V, CE = 0 V   |        | 4        | 30     | μA      |
|                    | VIN Consumption Current 1       | V <sub>FB</sub> = 0.672 V,         |        |          |        |         |
|                    | at PWM switching stop           | MODE = 5 V,                        |        | 1.0      | 1.35   | mA      |
|                    |                                 | V <sub>OUT</sub> = LX = 5 V        |        |          |        |         |
| VUVLO1             | Undervoltage Lockout (UVLO)     | Vcc Falling                        | 3.2    | 3.3      | 3.4    | V       |
| V <sub>UVLO2</sub> | Threshold                       | Vcc Rising                         | 4.1    | 4.3      | 4.5    | V       |
| V <sub>OVLO1</sub> | Overvoltage Lockout (OVLO)      | V <sub>IN</sub> Rising             | 33.6   | 35       | 36     | V       |
| Vovlo2             | Threshold                       | V <sub>IN</sub> Falling            | 32     | 34       |        | V       |
|                    |                                 | Ta = 25°C                          | 0.6336 | 0.04     | 0.6464 | N/      |
| Vfb                | FB Voltage Accuracy             | -40°C ≤ Ta ≤ 105°C                 | 0.6272 | 0.64     | 0.6528 | V       |
| fosco              | Oscillator Frequency 0          | R <sub>RT</sub> = 14 kΩ            | 1800   | 2000     | 2200   | kHz     |
| fsync              | Synchronizing Frequency         |                                    | 1800   |          | 2200   | kHz     |
| ۸ <i>۴</i>         | Oscillator Frequency            | V <sub>FB</sub> = 0.672 V          |        | . 0      |        | %       |
| $\Delta$ fosc_sscg | Spreading Rate for SSCG         | (R1275S003C)                       |        | +8       |        | %       |
| t <sub>SS1</sub>   | Soft-start Time 1               | C <sub>SS</sub> = OPEN             | 0.36   |          | 0.75   | ms      |
| tss2               | Soft-start Time 2               | C <sub>ss</sub> = 4.7 nF           | 1.4    |          | 2      | ms      |
| ITSS               | Soft-start Pin Charging Current | $C_{SS} = 0 V$                     | 1.8    | 2        | 2.2    | μA      |
| Vssend             | CSS Pin Voltage at soft-start   |                                    | 0.635  | 0.64     | 0.705  | V       |
|                    | stop                            | V <sub>IN</sub> = 4.5 V, CE = 0 V, |        |          |        |         |
| RDIS_CSS           | CSS Pin Discharge Resistance    | $C_{SS} = 3 V$                     |        | 2        | 5      | kΩ      |
| ILXLIMIT           | LX Current Limiting             | High-side Transistor, DC           | 2.55   | 3.0      | 3.45   | А       |
|                    | Reverse Current Limiting        | Low-side Transistor, DC            | 2.00   | 1.7      | 3.5    | A       |
| VCEH               | CE "High" Input Voltage         |                                    | 1.25   |          | 0.0    | V       |
| VCEH               | CE "Low" Input Voltage          |                                    | 1.20   |          | 1.1    | V       |
|                    | CE "High" Input Current         | V <sub>IN</sub> = CE = 30 V        |        | 1.2      | 2.45   | μA      |
|                    | CE "Low" Input Current          |                                    |        | 0        | 0.1    | μA      |
| I <sub>FBH</sub>   | FB "High" Input Current         | V <sub>FB</sub> = 0.672 V          | -0.1   | 0        | 0.1    | μA      |
|                    | FB "Low" Input Current          | $V_{FB} = 0 V$                     | -0.1   | 0        | 0.1    | μA      |

All test items listed under Electrical Characteristics are done under the pulse load condition (Tj  $\approx$  Ta = 25°C).

NO.EY-371-201203

# **ELECTRICAL CHARACTERISTICS (continued)**

 $V_{IN}$  = 12 V, CE =  $V_{IN}$ , unless otherwise specified.

The specifications surrounded by  $\square$  are guaranteed by design engineering at  $-40^{\circ}C \le Ta \le 105^{\circ}C$ .

| R1275S Ele          | ctrical Characteristics       |                                          |       |                           | (Ta = | = 25°C) |
|---------------------|-------------------------------|------------------------------------------|-------|---------------------------|-------|---------|
| Symbol              | Item                          | Conditions                               | Min.  | Тур.                      | Max.  | Unit    |
| VMODEH              | MODE "High" Input Voltage     |                                          | 1.33  |                           |       | V       |
| IMODEH              | MODE "High" Input Current     | MODE = 5 V                               |       | 6.25                      | 14.0  | μA      |
| TTSD                | Thermal Shutdown              | Rising                                   | 150   | 160                       |       | °C      |
| T <sub>TSR</sub>    | Temperature Threshold         | Falling                                  | 125   | 140                       |       | °C      |
| Vpgoodoff           | PGOOD "Low" Output Voltage    | V <sub>IN</sub> = 3.6 V,<br>PGOOD = 1 mA |       |                           | 0.25  | V       |
| IPGOODOFF           | PGOOD Pin Leakage Current     | V <sub>IN</sub> = 30 V,<br>PGOOD = 6 V   |       |                           | 100   | nA      |
| VFBOVD1             | FB Pin Overvoltage Detection  | V <sub>FB</sub> Rising                   |       | V <sub>FB</sub><br>x1.10  | 0.730 | V       |
| VFBOVD2             | (OVD) Threshold               | V <sub>FB</sub> Falling                  | 0.650 | V <sub>FB</sub> х<br>1.07 |       | V       |
| V <sub>FBUVD1</sub> | FB Pin Undervoltage Detection | V <sub>FB</sub> Falling                  | 0.556 | V <sub>FB</sub> x<br>0.90 |       | V       |
| VFBUVD2             | (UVD) Threshold               | V <sub>FB</sub> Rising                   |       | V <sub>FB</sub> x<br>0.93 | 0.625 | V       |

All test items listed under Electrical Characteristics are done under the pulse load condition (Tj  $\approx$  Ta = 25°C).

# THEORY OF OPERATION

## **MODE Pin Function**

The R1275S switches the operation mode to either a forced PWM mode or a PLL PWM mode by applying a voltage or a pulse to the MODE pin. By applying 1.33 V or more to the MODE pin, the operation mode goes into the forced PWM mode and operates at PWM regardless of a load current. See *Forced PWM Mode* for more details. See *Frequency Synchronization* for the operation when an external clock is connected.

#### **Frequency Synchronization**

The R1275S can synchronize to the external clock frequency sent to the MODE pin by using a PLL (Phase Locked Loop). The synchronizable frequency range is between 1.8 MHz to 2.2 MHz. During the synchronization, the operation mode is a forced PWM. The recommended pulse width of the external clock is 100 ns or more. When starting up the device while the external clock is sent to the MODE pin, the device synchronizes to the external clock while starting up with soft-start. Be aware that if the voltage difference between input and output is reduced and the device goes into the maxduty or duty-over condition, the device starts operating at 1/4 of the synchronous frequency and goes into the asynchronous condition with the MODE pin.

#### **Duty-over**

When the input voltage is dropped at cranking, the R1275S linearly changes the operating frequency to 1/4 of the set oscillator frequency in order to maintain the output voltage. This can make the on duty more than the normal maxduty and it can also reduce the voltage difference between input and output. The duty-over starts operating when it detects the minimum off time in the set oscillator frequency and the external synchronous oscillator frequency.

#### UVLO (Undervoltage Lockout)

If the VCC pin voltage drops below the UVLO detection threshold of 3.3 V (Typ.) due to the input voltage drop, the R1275S turns the switching off to prevent the malfunction of the device. Due to the switching stop, the output voltage drops according to the load and  $C_{OUT}$ . If the VCC pin voltage rises above the UVLO threshold of 4.3 V (Typ.), the device restarts the operation with soft-start. For the R1275S, 4.5 V, the maximum UVLO release voltage, is a start-up voltage.

#### **OVLO (Overvoltage Lockout)**

If the input voltage rises above the OVLO detection threshold of 35 V (Typ.), the R1275S turns the switching off to prevent malfunctions of the device or damages on the driver due to overvoltage. Due to the switching stop, the output voltage drops according to the load and  $C_{OUT}$  values. If the input voltage drops below the OVLO release threshold of 34 V (Typ.), the device restarts the operation with soft-start. Note that this function does not guarantee the operation above the absolute maximum ratings.

NO.EY-371-201203

## PGOOD (Power Good) Output

The power good function with using a NMOS open drain output pin can detect the following states of the R1275S. The NMOS turns on and the PGOOD pin becomes "Low" when detecting them. After the device returns to their original state, the NMOS turns off and the PGOOD pin outputs "High" (PGOOD Input Voltage:  $V_{UP}$ ).

- CE = "Low" (Shut down)
- UVLO
- OVLO
- Thermal Shutdown
- Soft-start
- UVD
- OVD
- Hiccup-type Protection

The PGOOD pin is designed to become 0.25 V or less in "Low" level when the current floating to the PGOOD pin is 1 mA. The use of the PGOOD input voltage ( $V_{UP}$ ) of 5.5 V or less and the pull-up resistor ( $R_{PG}$ ) of 10 k $\Omega$  to 100 k $\Omega$  are recommended. If not using the PGOOD pin, connect it to "Open" or "GND".



**Power Good Circuit** 

NO.EY-371-201203



**Rising / Falling Sequence of Power Good Circuit** 

NO.EY-371-201203

#### Under Voltage Detection (UVD)

The UVD function indirectly monitors the output voltage with using the FB pin. The PGOOD pin outputs "Low" when the UVD detector threshold is 90% (Typ.) of V<sub>FB</sub> and V<sub>FB</sub> is less than the UVD detector threshold for more than 15  $\mu$ s (Typ.). When V<sub>FB</sub> is over 93% (Typ.) of 0.64 V, the PGOOD pin outputs "High" after delay time (Typ.120  $\mu$ s.). And, the hiccup-type overcurrent protection works when detecting a current limiting during the UVD detection.

## **Overvoltage Detection (OVD)**

The OVD function indirectly monitors the output voltage with using the FB pin. Switching stops even if the internal circuit is active state, when detecting the overvoltage of  $V_{FB}$ . The PGOOD pin outputs "Low" when the OVD detector threshold is 110% (Typ.) of  $V_{FB}$  and  $V_{FB}$  is over the OVD detector threshold for more than 15 µs (Typ.). When  $V_{FB}$  is under 107% (Typ.) of 0.64 V, which is the OVD released voltage, the PGOOD pin outputs "High" after delay time (Typ.120 µs.). Then, switching is controlled by normal operation.

#### **Hiccup-type Overcurrent Protection**

The hiccup-type overcurrent protection can work under the operating conditions that is the UVD can function during the current limiting. The hiccup type protection stops switching releases the circuit after the protection delay time (Typ. 7.5 ms). Since this protection is auto-release, the CE pin switching of "Low"/"High" is unnecessary. And, damage due to the overheating might not be caused because the term to release is long. When the output is shorted to GND, switching of "ON" / "OFF" is repeated until the shorting is released.

#### Minimum On Time

The minimum on time means the minimum time duration that the R1275S can turn the high-side transistor on during the oscillation period. The minimum on time of the device (Typ. 70 ns) is determined by the internal circuit. The device cannot generate a pulse width that is less than the pulse width of minimum on time. Therefore, when setting the output voltage and the oscillator frequency, be careful that the minimum step-down ratio [ $V_{OUT} / V_{IN} x$  (1 / fosc)] is not less than the minimum on time. If they are set to less than the minimum step-down ratio, the pulse skipping occurs, which stabilizes the output voltage but increases the output ripple.

#### Minimum Off Time

By the adoption of bootstrap method, the high-side FET, which is used as the R1275S internal circuit for the minimum off time, is used a NMOS. The voltage sufficient to drive the high-side FET must be charged. Therefore, the minimum off time is determined from the required time to charge the voltage. By the adoption of the frequency's reduction method by one-quarter of a set value (Min.), if the input-output difference voltage becomes small or load transients are caused, the OFF period can be caused once in four-cycle period of normal cycle. As a result, the minimum off time becomes 120 ns (Typ.) substantially, and the maximum duty cycle can be improved.

## R1275S-Y NO.EY-371-201203

#### **Current Limit**

The output current of the R1275S is limited by the current limit using a peak current method. The current limit is set to 3.0 A (Typ, DC value) and it is fixed inside the IC. The current limit circuit limits the current by monitoring the drain and source voltage of a high-side transistor. The transitional current limit of the inductor current is set to be higher than the DC value. The current limit of the device starts operating after the minimum on time, so it has to be careful especially when the device is used close to the minimum on time because the current limit will increase. The following diagram shows the relation between current limit and on time using our evaluation board. The longer the on-time is, the more the current approaches the current limit value of 3.0 A (Typ. DC value).



R1275S Current Limit vs LX On Time

## <u>R1275S-Y</u>

NO.EY-371-201203

#### Precautions for Operating in Low Input Voltage

When using the R1275S with  $V_{IN}$  = 5 V or less, the load current may be limited in following two cases.

First Case: The device designed to reach current limit by monitoring the voltage difference between VIN and LX. During the low input voltage operation, the driving capability of high-side transistor decreases, so the voltage difference between VIN and LX becomes larger with smaller output current. Therefore, the load current may be limited during the low input voltage operation.

Second Case: During the low input voltage operation, the duty-over function decreases the oscillator frequency. While the oscillator frequency is 1/4 of the set frequency, drawing the load current can cause a voltage difference between the input and output. These make the device to exit from duty-over condition, and as a result, the output voltage drops.

Both cases show that the current limit is depending on the input voltage and load current. Careful consideration is required when applying a heavy load while the input voltage is low. The following graph shows the relation between input voltage and load current.

If the BST voltage between BST and LX drops extremely, the device forcibly turns off the switching to charge the BST voltage. This may occur when  $V_{IN}$  is 4.5 V or less and it may affect the output voltage ripple. Also, if  $V_{IN}$  is less than 4.5 V and UVD is detected as the output voltage decreases, the hiccup-type overcurrent protection may work due to the protection function inside the IC.



VOUT = 3.3 V Setting

**R1275S Output Current vs Input Voltage** 

## <u>R1275S-Y</u>

NO.EY-371-201203

#### **Output Voltage Setting**

The output voltage (V<sub>OUT</sub>) can be set by adjustable values of  $R_{TOP}$  and  $R_{BOT}$ . The value of V<sub>OUT</sub> can be calculated by Equation 1:

Vout = V<sub>FB</sub> × (R<sub>TOP</sub> + R<sub>BOT</sub>) / R<sub>BOT</sub> ····· Equation 1

For example, when setting  $V_{OUT}$  = 3.3 V and setting  $R_{BOT}$  = 39 k $\Omega$ ,  $R_{TOP}$  can be calculated by substituting them to Equation 1. As a result of the expanding Equation 2,  $R_{TOP}$  can be set to 162 k $\Omega$ .

To make 162 k $\Omega$  with using the E24 type resistors, the connecting use of 160 k $\Omega$  and 2 k $\Omega$  resistors in series is required. If the tolerance level of the set output voltage is wide, using a resistor of 160 k $\Omega$  to R<sub>TOP</sub> can reduce the number of components.

R<sub>TOP</sub> = (3.3 V / 0.64 V - 1) × 39 kΩ = 162 kΩ ····· Equation 2

#### **Oscillator Frequency Setting**

Connecting a 14-k $\Omega$  (Typ.) oscillation frequency setting resistor (R<sub>RT</sub>) between the RT pin and GND can control the oscillation frequency to 2 MHz. The following equation can calculate the variation in resistance of oscillator frequencies. To reduce the variation of oscillator frequencies, it is recommended that a ±1% or less R<sub>RT</sub> be used. For the SSCG type (R1275S003C), an up-spreading modulation is used (Typ. +8%).



 $R_{RT}$  [k $\Omega$ ] = 37773 × fosc [kHz] ^ (-1.04) R1275S Oscillator Frequency vs Oscillator Frequency Setting Resistance

NO.EY-371-201203

#### Soft-start Adjustment

The soft-start time is a time between a rising edge ("High" level) of the CE pin and the timing when the output voltage reaches the set output voltage. Connecting a capacitor (C<sub>SS</sub>) to the CSS pin can adjust the soft-start time ( $t_{SS}$ ) – provided the internal soft-start time of 500 µs (Typ.) as a lower limit. The adjustable soft-start time ( $t_{SS2}$ ) is 1.6 ms (Typ.) when connecting an external capacitor of 4.7 nF with the charging current of 2.0 µA (Typ.) and 0.64 V (Typ.). If not required to adjust the soft-start time, set the CSS pin to "Open" to enable the internal soft-start time ( $t_{SS1}$ ) of 500 µs (Typ.). When a large-capacitance output capacitor is connected, the overcurrent protection may work due to an inflow of large current at startup. Thus, set a longer soft start time to reduce the amount of current and prevent from operating the protections due to the rapid startup.

Each of soft-start time (tss1/ tss2) is guaranteed under the conditions described in the chapter of "Electrical Characteristics".



Soft-start Time Adjustment Capacitor vs Soft-start Time



Soft-start Sequence

#### NO.EY-371-201203

#### **Reverse Current Limit**

The reverse current limit start operating when the reverse current flowing through the low-side transistor exceeds the set reverse current threshold. It turns off the low-side transistor to control the reverse current. The reverse current limit is 2 A (Typ.). This function operates when the output voltage is pulled up more than the set output voltage due to short-circuiting.

#### SSCG (Spread Spectrum Clock Generator)

The SSCG function works for EMI reduction at the PWM mode. This function is enabled in the R1275S003C. This function make EMI waveforms decrease in amplitude to generate a ramp waveform within approximately +8.0% (Typ.) of the oscillator frequency ( $f_{OSC}$ ). The modulation cycle is  $f_{OSC}$  / 128. SSCG is enabled only when MODE = High. SSCG is not effective when a clock is externally applied. The oscillator frequencies are not modulated during the soft-start.

## **Bad Frequency Protection (BADFREQ)**

If a current equivalent to 4 MHz (Typ.) or more or 125 kHz (Typ.) or less is applied to the RT pin when the oscillator frequency setting resistor ( $R_{RT}$ ) of the RT pin is in open / short, the R1275S will stop switching to protect the IC and will cause the internal state to transition to its state before the soft-start. The R1275S will restart under the normal control from the state of soft-start when recover after the abnormal condition.



**BADFREQ Detection/ Release Sequence** 

NO.EY-371-201203

#### Forced PWM Mode

The R1275S goes into the forced PWM mode by setting the MODE pin high or applying the external clock to the MODE pin. The forced PWM mode operates at fixed switching frequency even during the light load in order to reduce noise. Therefore, when the output current ( $I_{OUT}$ ) is less than  $\Delta I_L / 2$ ,  $I_{LMIN}$  becomes less than "0".



Forced PWM Mode

NO.EY-371-201203

# **APPLICATION INFORMATION**



## **R1275S Typical Application Circuit**

#### **Recommended Values**

| Vout  | C <sub>IN</sub><br>[µF] | L<br>[µH] | С <sub>оυт</sub><br>[µF] | С <sub>вsт</sub><br>[µF] | C <sub>vcc</sub><br>[µF] | C <sub>SPD</sub><br>[pF] | R <sub>τοΡ</sub><br>[kΩ] | R <sub>вот</sub><br>[kΩ] | R <sub>RT</sub><br>[kΩ] | R <sub>c</sub><br>[kΩ] | C <sub>c</sub><br>[nF] | С <sub>С2</sub><br>[pF] |
|-------|-------------------------|-----------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|-------------------------|------------------------|------------------------|-------------------------|
| 3.3 V | 21<br>(10×2+1)          | 2.2       | 48.7<br>(22×2+4.7)       | 0.1                      | 1.0                      | 10                       | 162<br>(150+12)          | 39                       | 14                      | 8.2                    | 4.7                    | -                       |
| 5.0 V | 21<br>(10×2+1)          | 2.2       | 48.7<br>(22×2+4.7)       | 0.1                      | 1.0                      | 10                       | 267<br>(220+47)          | 39                       | 14                      | 12                     | 4.7                    | -                       |

It is recommended to set 1 k $\Omega$  or higher for R<sub>CE</sub> and between 10 k $\Omega$  and 100 k $\Omega$  for R<sub>PG</sub>.

#### **Recommended Parts**

| Symbol   | Capacitance | Specification | Parts Name            |
|----------|-------------|---------------|-----------------------|
| <b>C</b> | 1.0 µF      | 50 V, 125°C   | CGA4J3X7R1H105K (TDK) |
| CIN      | 10 µF       | 50 V, 125°C   | CGA6P3X7S1H106K (TDK) |
| <b>C</b> | 4.7 µF      | 25 V, 125°C   | CGA5L1X7R1E475K (TDK) |
| Cout     | 22 µF       | 16 V, 125°C   | CGA6P1X7R1C226M (TDK) |
| CBST     | 0.1 µF      | 25 V, 125°C   | CGA3E2X7R1E104K (TDK) |
| Cvcc     | 1.0 µF      | 16 V, 125°C   | CGA3E1X7R1C105K (TDK) |

| Symbol | Inductance | Specification | Parts Name             |
|--------|------------|---------------|------------------------|
| L      | 2.2 µH     | 5.5 A         | CLF7045NIT-2R2-D (TDK) |

<sup>&</sup>lt;sup>(1)</sup> Connecting a Schottky barrier diode between LX and GND can reduce the LX noise and improve the efficiency.

NO.EY-371-201203

## **Precautions for Selecting External Components**

## Inductor

Choose an inductor that has small DC resistance, has sufficient allowable current and is hard to cause
magnetic saturation. The inductance value must be determined with consideration of load current under the
actual condition. If the inductance value of an inductor is extremely small, the peak current of LX may
increase along with the load current. As a result, the current limit circuit may start to operate when the peak
current of LX reaches to "LX limit current".

## Capacitor

- Choose a capacitor that has a sufficient margin to the drive voltage ratings with consideration of the DC bias characteristics and the temperature characteristics.
- Ceramic capacitors are recommended for the input capacitor (C<sub>IN</sub>) and the output capacitor (C<sub>OUT</sub>). The combined use of a ceramic capacitor and an electrolyte capacitor is recommended. Especially, choose the electrolyte capacitor with the lowest possible ESR with consideration of the allowable ripple current rating (I<sub>RMS</sub>). I<sub>RMS</sub> can be calculated by the following equation.

IRMS  $\Rightarrow$  IOUT/ VIN X  $\sqrt{\{$  VOUT X (VIN - VOUT) } }

The electrolyte capacitor has a characteristic of increasing ESR when it is at a low temperature, so careful consideration is required on the phase characteristics in case of using an electrolyte capacitor for C<sub>OUT</sub>.

# **TECHNICAL NOTES**

The performance of a power source circuit using this device is highly dependent on a peripheral circuit. A peripheral component or the device mounted on PCB should not exceed its rated voltage, rated current or rated power. When designing a peripheral circuit, please be fully aware of the following points. Refer to *PCB Layout* below.

- External components must be connected as close as possible to the ICs and make wiring as short as
  possible. Especially, the capacitor connected in between VIN pin and GND pin must be wiring the shortest.
  If their impedance is high, internal voltage of the IC may shift by the switching current, and the operating
  may be unstable. Make the power supply and GND lines sufficient.
- Place a capacitor (C<sub>BST</sub>) as close as possible to the LX pin and the BST pin. If controlling slew rate for EMI, a resistor (R<sub>BST</sub>) should be in series between the BST pin and the capacitor (C<sub>BST</sub>).
- The tab on the bottom of the HSOP-18 package must be connected to GND when mounted on the board. To improve thermal dissipation on the multilayer board, set via to release the heat to the other layer in the connecting part of the tab on the bottom.
- The NC pin must be set to "Open".
- The MODE pin requires the high voltages with the high stability when the forced PWM mode (MODE = "High") is enabled. If the voltage with the high stability cannot be applied, connection to the VCC pin as "High" level is recommended. Avoid the use of the MODE pin being "GND" or "Open".
- If V<sub>OUT</sub> is a minus potential, the setup cannot occur.
- Shorten the wiring between the Lx pin and the inductor so that the parasitic capacitance is not provided.
- It is recommended to place the input capacitor (C<sub>IN</sub>) on the same side as the IC. If it is placed on the different side as the IC by using via, the noise may be increased due to the parasitic inductance component of via.
- Feedback the output voltage near the COUT.
- Place R<sub>TOP</sub>, R<sub>BOT</sub>, and C<sub>SPD</sub> near FB pin and mount them at a position apart from the inductor, Lx pin, and BST pin to prevent the effect of noise.

NO.EY-371-201203

## PCB LAYOUT

## R1275S003x



Layer 4 (Bottom)

NO.EY-371-201203

# **TYPICAL CHARACTERISTICS**

Note: Typical Characteristics are intended to be used as reference data; they are not guaranteed.

## 1) FB Voltage



3) Soft-start Time

-40 -25



0

25

Ta (°C)

50

2) Oscillator Frequency 0



Externally Adjustable Soft-start Time





NO.EY-371-201203



3.6

3.3

3.0 0.0 Output Voltage

0.4

0.6

Time t (ms)

0.8

1.0

0.2

NO.EY-371-201203



# **POWER DISSIPATION**

# HSOP-18

 $(Ta = 25^{\circ}C, Tjmax = 125^{\circ}C)$ 

Ver. C

The power dissipation of the package is dependent on PCB material, layout, and environmental conditions. The following measurement conditions are based on JEDEC STD. 51-7.

| ltem             | Measurement Conditions                                                                                                                                                                       |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Environment      | Mounting on Board (Wind Velocity = 0 m/s)                                                                                                                                                    |  |  |
| Board Material   | Glass Cloth Epoxy Plastic (Four-Layer Board)                                                                                                                                                 |  |  |
| Board Dimensions | 76.2 mm × 114.3 mm × 0.8 mm                                                                                                                                                                  |  |  |
| Copper Ratio     | Outer Layer (First Layer): Less than 95% of 50 mm Square<br>Inner Layers (Second and Third Layers): Approx. 100% of 50 mm Square<br>Outer Layer (Fourth Layer): Approx. 100% of 50 mm Square |  |  |
| Through-holes    | φ 0.3 mm × 21 pcs                                                                                                                                                                            |  |  |

#### **Measurement Conditions**

#### **Measurement Result**

| Item                                     | Measurement Result |
|------------------------------------------|--------------------|
| Power Dissipation                        | 3100 mW            |
| Thermal Resistance (θja)                 | θja = 32°C/W       |
| Thermal Characterization Parameter (ψjt) | ψjt = 8°C/W        |

θja: Junction-to-Ambient Thermal Resistance

wjt: Junction-to-Top Thermal Characterization Parameter





Power Dissipation vs. Ambient Temperature

**Measurement Board Pattern** 

# PACKAGE DIMENSIONS

# HSOP-18





<sup>\*</sup> The tab on the bottom of the package is substrate level (GND). It must be connected to the ground plane on the board.

- 1. The products and the product specifications described in this document are subject to change or discontinuation of production without notice for reasons such as improvement. Therefore, before deciding to use the products, please refer to our sales representatives for the latest information thereon.
- 2. The materials in this document may not be copied or otherwise reproduced in whole or in part without prior written consent of our company.
- 3. Please be sure to take any necessary formalities under relevant laws or regulations before exporting or otherwise taking out of your country the products or the technical information described herein.
- 4. The technical information described in this document shows typical characteristics of and example application circuits for the products. The release of such information is not to be construed as a warranty of or a grant of license under our company's or any third party's intellectual property rights or any other rights.
- 5. The products listed in this document are intended and designed for use as general electronic components in standard applications (office equipment, telecommunication equipment, measuring instruments, consumer electronic products, amusement equipment etc.). Those customers intending to use a product in an application requiring extreme quality and reliability, for example, in a highly specific application where the failure or misoperation of the product could result in human injury or death (aircraft, spacevehicle, nuclear reactor control system, traffic control system, automotive and transportation equipment, combustion equipment, safety devices, life support system etc.) should first contact us.
- 6. We are making our continuous effort to improve the quality and reliability of our products, but semiconductor products are likely to fail with certain probability. In order to prevent any injury to persons or damages to property resulting from such failure, customers should be careful enough to incorporate safety measures in their design, such as redundancy feature, fire containment feature and fail-safe feature. We do not assume any liability or responsibility for any loss or damage arising from misuse or inappropriate use of the products.
- 7. Anti-radiation design is not implemented in the products described in this document.
- 8. The X-ray exposure can influence functions and characteristics of the products. Confirm the product functions and characteristics in the evaluation stage.
- 9. WLCSP products should be used in light shielded environments. The light exposure can influence functions and characteristics of the products under operation or storage.
- 10. There can be variation in the marking when different AOI (Automated Optical Inspection) equipment is used. In the case of recognizing the marking characteristic with AOI, please contact our sales or our distributor before attempting to use AOI.
- 11. Please contact our sales representatives should you have any questions or comments concerning the products or the technical information.

# **N**SSHNBO

## Nisshinbo Micro Devices Inc.

#### **Official website**

https://www.nisshinbo-microdevices.co.jp/en/ Purchase information

https://www.nisshinbo-microdevices.co.jp/en/buy/