# BUCK SWITCHING REGULATOR WITH VOLTAGE CORRECTION CIRCUIT #### **■ FEATURES** • Output Current 2.4 A • Default Output Voltage Accuracy Vo\_sense ±1% Output Voltage Correction $V_O$ + 253 mV (typ), 0 A to 2.0 A at $R_{ADJ}$ = 10 $k\Omega$ Soft-Start Adjustable with external capacitors External Synchronization 290 kHz to 500 kHz Error Flag Output (FAULT) Error Flag Output Delay for Hot Plug 1.4 msec (typ) Power-Good Output V<sup>+</sup> Short Detection ON/OFF Control • Discharge at OFF-State Overcurrent Protection (Hiccup type) Adjustable limit value with external resistance Short-Circuit Protection Undervoltage Lockout • Thermal Shutdown Circuit with Hysteresis Package HTSSOP24-P1 #### ■ DESCRIPTION The NJW4119 is a buck switching regulator with voltage correction circuit that delivers up to 2.4 A of output current. The voltage correction (cable drop compensation) raises the output voltage in proportion to the load current. This function corrects the voltage drop due to cable or writing board resistance. Unique features, such as soft-start, power-good output and error flag output make the NJW4119 ideal for portable devices charged with USB cable. #### **■ APPLICATIONS** - Car Infotainment - USB Chargers # ■ PIN CONFIGURATION (HTSSOP24-P1) # **■ BLOCK DIAGRAM** # **■ PRODUCT NAME INFORMATION** # **■ ORDER ING FORMATION** | PRODUCT NAME | PACKAGE | RoHS | HALOGEN-<br>FREE | TERMINAL<br>FINISH | MARKING | WEIGHT<br>(mg) | MOQ<br>(pcs) | |------------------------|-------------|------|------------------|--------------------|---------|----------------|--------------| | NJW4119VP1-510A (TE1) | HTSSOP24-P1 | Yes | Yes | Ni/Pd/Au | 19A10 | 83 | 2500 | | NJW4119VP1-5185A (TE1) | HTSSOP24-P1 | Yes | Yes | Ni/Pd/Au | 19A185 | 83 | 2500 | # ■ ABSOLUTE MAXIMUM RATINGS | PARAMETER | SYMBOL | RATING | UNIT | |-------------------------------------------|------------------------|---------------------------|-------| | Input Voltage | V <sup>+</sup> | −0.3 to 45 | V | | V⁺-SW Pin Voltage | Vv <sup>+</sup> -sw | -0.3 to 45 | V | | EN Pin Voltage | V <sub>EN</sub> | -0.3 to 45 | V | | Vo_SENSE Pin Voltage | V <sub>Vo_SENSE</sub> | -0.3 to 16 | V | | ISENSE+/- Pin Voltage | V <sub>ISENSE+/-</sub> | -0.3 to 16 | V | | SYNC Pin Voltage | Vsync | -0.3 to 6 | V | | FAULT Pin Voltage | V <sub>FLT</sub> | -0.3 to 6 | V | | PG Pin Voltage | $V_{PG}$ | -0.3 to 6 | V | | Power Dissipation (T <sub>a</sub> = 25°C) | P <sub>D</sub> | 2-Layer (1) / 4-Layer (2) | mW | | HTSSOP24-P1 | Гυ | 1200 / 3300 | IIIVV | | Junction Temperature | Tj | -40 to 150 | °C | | Operating Temperature | T <sub>opr</sub> | -40 to 125 | °C | | Storage Temperature | T <sub>stg</sub> | -50 to 150 | °C | <sup>(1) 2-</sup>Layer: Mounted on glass epoxy board (114.5 mm x 101.5 mm x 1.6 mm: based on EIA/JEDEC standard, 2-layer FR-4). #### **■ RECOMMENDED OPERATING CONDITIONS** | PARAMETER | SYMBOL | VALUE | UNIT | |----------------------|-----------------|------------|------| | Input Voltage | V <sup>+</sup> | 6.5 to 40 | V | | EN Pin Voltage | V <sub>EN</sub> | 0 to 40 | V | | PG Pin Voltage | $V_{PG}$ | 0 to 5.5 | V | | FAULT Pin Voltage | $V_{FLT}$ | 0 to 5.5 | V | | External Clock Input | fsync | 290 to 500 | kHz | <sup>(2) 4-</sup>Layer: Mounted on glass epoxy board (114.5 mm × 101.5 mm × 1.6 mm: based on EIA/JEDEC standard, 4-layer FR-4). (For 4-layer: Applying 99.5 mm × 99.5 mm inner Cu area and a thermal via hole to a board based on JEDEC standard JESD51-5.) # **■ ELECTRICAL CHARACTERISTICS** $V^+$ = $V_{EN}$ = 12 V, $C_{IN}$ = 10 $\mu$ F, $R_{ADJ}$ = 10 $k\Omega$ , $C_{LOAD}$ = 2.2 nF, $C_{SS}$ = 0.047 $\mu$ F, $R_{OCP}$ = 10 $k\Omega$ . SYNC = IN- = COMP = OPEN, $T_a$ = 25°C, unless otherwise noted. | PARAMETER | SYMBOL | TEST CONDITI | | MIN | TYP | MAX | UNIT | |---------------------------------------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-------|-------|-------|--------| | GENERAL CHARACTERISTICS | | | | | | | | | Quiescent Current | loo | R <sub>L</sub> = no load,<br>V <sub>Vo_SENSE</sub> = V <sub>ISENSE+</sub> = V <sub>ISENSE</sub><br>No Switching | SE-= 5.3 V, | - | 3.0 | 4.5 | mA | | Quiescent Current at OFF-State | I <sub>DD_STB</sub> | V <sub>EN</sub> =0 V | | ı | - | 10 | μA | | Output Voltage | ΔVisense | $\Delta V_{\text{ISENSE}}^{(3)} = 0 \text{ mV}$ | $V_0 = 5.10 \text{ V}$ | 5.05 | 5.10 | 5.15 | V | | | ΔVISENSE | AVISENSE (*) = U IIIV | $V_0 = 5.185 \text{ V}$ | 5.135 | 5.185 | 5.235 | V | | Average Temperature Coefficient of Output Voltage | ΔVo/ΔTa | $T_a = -40$ °C to 85°C,<br>$\Delta$ Visense <sup>(3)</sup> = 0 mV | | - | ±50 | - | ppm/°C | | Load Regulation 1 | ΔV <sub>O</sub> /Δl <sub>O</sub> 1 | $ \begin{array}{l} R_{ADJ} = 18 \ k\Omega, \\ \Delta V_{ISENSE}^{(3)} = 0 \ to \ 100 \ mV, \\ V_{ISENSE-} = 5.550 \ V \ (510) \ / \\ V_{ISENSE-} = 5.635 \ V \ (5185) \end{array} $ | | +414 | +449 | +484 | mV | | Load Regulation 2 | ΔVo/Δlo2 | $ \begin{array}{l} R_{ADJ} = 14 \ k\Omega, \\ \Delta V_{ISENSE}^{(3)} = 0 \ to \ 100 \ mV, \\ V_{ISENSE-} = 5.450 \ V \ (510) \ / \\ V_{ISENSE-} = 5.535 \ V \ (5185) \end{array} $ | | +317 | +351 | +385 | mV | | Load Regulation 3 | ΔVο/ΔΙο3 | $\begin{array}{l} R_{ADJ} = 10 \ k\Omega, \\ \Delta V_{ISENSE} {}^{(3)} = 0 \ to \ 100 \ mV, \\ V_{ISENSE-} = 5.350 \ V \ (510) \ / \\ V_{ISENSE-} = 5.435 \ V \ (5185) \end{array}$ | | +221 | +253 | +285 | mV | | | | $R_{ADJ} = 18 \text{ k}\Omega, R_{OCP} = 0 \text{ k}\Omega$ | $V_0 = 5.10 \text{ V}$ | 5.80 | 6.05 | 6.30 | | | Output Clamp Voltage | Vo_clamp | $\Delta V_{\text{ISENSE}}^{(3)} = 0 \text{ to } 300 \text{ mV},$<br>$V_{\text{ISENSE}} = 6 \text{ V } (510) /$<br>$V_{\text{ISENSE}} = 5.800 \text{ V } (5185)$ | V <sub>O</sub> = 5.185 V | 5.88 | 6.14 | 6.38 | V | | Vo_SENSE Pin Bias Current | I <sub>VO_SENSE</sub> | V <sub>Vo_SENSE</sub> = 5.0 V | | ı | 50 | 140 | μA | | ISENSE+ Pin Bias Current | I <sub>SENSE+</sub> | VISENSE+= 5.0 V | | - | 130 | 220 | μA | | ISENS- Pin Bias Current | I <sub>SENSE</sub> - | VISENSE-= 5.0 V | | - | 20 | 80 | μA | | Soft-Start Time | tss | $C_{SS}$ = 0.047 $\mu$ F,<br>from ( $V_{EN}$ = high) to ( $V_{O}$ = \ | /o×0.9) | ı | 4.3 | 7.0 | ms | | SS Pin Charge Current | Iss | Vss=0.4 V | | 6 | 8 | 10 | μΑ | | ON/OFF CONTROL | | | | | | | | | EN ON Voltage | V <sub>EN (ON)</sub> | V <sub>EN</sub> = SWEEP UP | | 1.6 | - | - | V | | EN OFF Voltage | V <sub>EN (OFF)</sub> | V <sub>EN</sub> = SWEEP DOWN | | - | - | 0.5 | V | | EN Pin Bias Current | I <sub>EN</sub> | V <sub>EN</sub> = 12 V | | - | 30 | 50 | μA | <sup>(3)</sup> $\Delta V_{\text{ISENSE}}$ is the potential difference between the ISENSE+ and ISENSE- pins: ( $\Delta V_{\text{ISENSE}}$ = (ISENSE+) - (ISENS-)) 0 mV to 100 mV is equal to the current flowing from 0 A to 2 A at external current detection resistance (50 m $\Omega$ ). # **■ ELECTRICAL CHARACTERISTICS** $V^+$ = $V_{EN}$ = 12 V, $C_{IN}$ = 10 μF, $R_{ADJ}$ = 10 kΩ, $C_{LOAD}$ = 2.2 nF, $C_{SS}$ = 0.047 μF, $R_{COP}$ = 10 kΩ. SYNC = IN- = COMP = OPEN, $T_a$ = 25°C, unless otherwise noted. | DADAMETED | 0)////D01 | $R_{OCP} = 10 \text{ k}\Omega, \text{SYNC}$ | | | | | | |-----------------------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------------------------|----------------------------|----------------------------|------| | PARAMETER | SYMBOL | TEST CONDITI | ONS | MIN | TYP | MAX | UNIT | | PROTECTION CIRCUIT CHARACT | | | | | | | | | OVERCURRENT PROTECTION (O | CP) | | | | | | | | OCP Threshold Voltage 1 | V <sub>OCP1</sub> | $R_{OCP} = 16 \text{ k}\Omega,$<br>$V_{Vo\_SENSE} = V_{ISENSE-} = 5.1 \text{ V},$<br>$V_{OCP1} = \Delta V_{ISENSE}^{(3)}$ | | 75 | 94 | 113 | mV | | OCP Threshold Voltage 2 | V <sub>OCP2</sub> | $R_{OCP}$ =10 k $\Omega$ ,<br>$V_{Vo\_SENSE}$ = $V_{ISENSE-}$ = 5.1 V,<br>$V_{OCP2}$ = $\Delta V_{ISENSE}$ (3) | | 120 | 150 | 180 | mV | | OCP Threshold Voltage 3 | V <sub>OCP3</sub> | ROCP = $8.2 \text{ k}\Omega$ ,<br>V <sub>Vo_SENSE</sub> = VISENSE-= $5.1 \text{ V}$ ,<br>VOCP3 = $\Delta$ VISENSE <sup>(3)</sup> | | 150 | 185 | 225 | mV | | FAULT OCP Judge Threshold<br>Voltage | VOCP_DET_FLT | | | V <sub>OCP(N)</sub> <b>x</b> 0.80 | V <sub>OCP(N)</sub> × 0.88 | V <sub>OCP(N)</sub> × 0.95 | mV | | SHORT-CIRCUIT PROTECTION (SO | CP) | | | | | | | | 000 001 7 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | Vo_SENSE = SWEEP | $V_0 = 5.10 \text{ V}$ | 2.9 | 3.2 | 3.5 | | | SCP ON Threshold Voltage | Voscp | DOWN | Vo = 5.185 V | 2.95 | 3.25 | 3.56 | V | | SCP Release Hysteresis Width | V <sub>OSCP_HYS</sub> | Vo_SENSE = SWEEP UP | | - | +0.8 | - | V | | Hiccup Wait Time | tscp | | | - | 1.5 | - | ms | | Cool-Down Time | tcool | | | - | 67 | - | ms | | UNDERVOLTAGE LOCKOUT (UVL | O) | | | | • | • | | | UVLO_ON Threshold Voltage | V <sub>UVLO (ON)</sub> | V <sup>+</sup> = SWEEP UP | | 5.85 | 6.15 | 6.45 | V | | UVLO_OFF Threshold Voltage | Vuvlo (OFF) | V+= SWEEP DOWN | | 5.68 | 5.98 | 6.28 | V | | UVLO Hysteresis Width | Vuvlo_Hys | | | 70 | 170 | - | mV | | POWER-GOOD | L | I | | | <u> </u> | | | | Vo_SENSE Sweep Down Detection | | Vo_SENSE = SWEEP | V <sub>O</sub> = 5.10 V | 3.7 | 4.0 | 4.3 | | | Level | V <sub>PG_THL</sub> | DOWN | V <sub>O</sub> = 5.185 V | 3.76 | 4.07 | 4.37 | V | | Vo_SENSE Sweep Up Detection<br>Level | V <sub>PG_THH</sub> | Vo_SENSE = SWEEP UP | 1 | 6.45 | 6.70 | 6.95 | V | | PG_THL Hysteresis Width | V <sub>PG_THL_HYS</sub> | | | - | +0.4 | - | V | | PG_THH Hysteresis Width | V <sub>PG_THH_HYS</sub> | | | - | -0.15 | - | V | | PG Output ON-Resistance | R <sub>ON_PG</sub> | I <sub>PG</sub> = 10 mA | | - | 5 | 25 | Ω | | PG Pin Leak Current | ILEAK_PG | V <sub>PG</sub> = 6 V, PG = High | | - | - | 0.1 | μA | | PG Output Delay Time at Output Clamp | td_voclamp | From "Vo CLAMPED" to "Error Flag<br>Output" | | - | 0.4 | - | ms | | ERROR FLAG (FAULT) | | | | | | | | | FAULT Output Delay Time | td | From "Error Occurred" to "I<br>Output" | Error Flag | 0.7 | 1.4 | 1.8 | ms | | FAULT Output ON-Resistance | R <sub>ON_FLT</sub> | I <sub>FLT</sub> = 10 mA | | - | 5 | 25 | Ω | | FAULT Pin Leak Current | ILEAK_FLT | V <sub>FLT</sub> = 6 V, FAULT = High | | - | - | 0.1 | μΑ | <sup>(3)</sup> $\Delta V_{\text{ISENSE}}$ is the potential difference between the ISENSE+ and ISENSE- pins: ( $\Delta V_{\text{ISENSE}}$ = (ISENSE+) - (ISENSE-)) 0 mV to 100 mV is equal to the current flowing from 0 A to 2 A at external current detection resistance (50 m $\Omega$ ). # **■ ELECTRICAL CHARACTERISTICS** $V^+ = V_{EN} = 12~V,~C_{IN} = 10~\mu\text{F},~R_{ADJ} = 10~k\Omega,~C_{LOAD} = 2.2~n\text{F},~C_{SS} = 0.047~\mu\text{F},~R_{OCP} = 10~k\Omega,~SYNC = IN- = COMP = OPEN,~T_a = 25°C,~unless~otherwise~noted.$ | | | 11001 10112, 01110 111 001111 | O: =: ·, · | a =0 0, a. | | mee netean | |--------------------------------------------------|-------------------------------------|---------------------------------------------------------------------|------------|------------|-----|------------| | PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | SWITCHING REGULATOR CHARA | SWITCHING REGULATOR CHARACTERISTICS | | | | | | | OSCILLATOR | OSCILLATOR | | | | | | | Oscillation Frequency | fosc | | 270 | 300 | 330 | kHz | | Oscillate Supply Voltage Fluctuations | f <sub>DV</sub> | V+= 6.5 V to 40 V | - | 1 | - | % | | Oscillate Temperature Fluctuations | f <sub>DT</sub> | $T_a = -40$ °C to 85°C | - | 5 | - | % | | SYNC Pin High-Level Detection Voltage | V <sub>THH_SYNC</sub> | | 1.6 | - | 5.5 | V | | SYNC Pin Low-Level Detection<br>Voltage | V <sub>THL_SYNC</sub> | | 0 | - | 0.3 | V | | SYNC Pin Bias Current | Isync | V <sub>SYNC</sub> = 6 V | - | 30 | 60 | μA | | PWM COMPARATOR | | | | | | | | Maximum Duty Cycle | MaxDuty | V <sub>VO_SENSE</sub> = 4.5 V | 92 | 95 | - | % | | Minimum ON-Time 1<br>(Using internal oscillator) | t <sub>ON-min1</sub> | | - | 200 | 300 | ns | | Minimum ON-Time 2<br>(Using external clock) | ton-min2 | f <sub>SYNC</sub> = 400 kHz | - | 200 | 300 | ns | | POWER MOSFET OUTPUT | | | | | | | | Power MOSFET Limiting Current | I <sub>LIM</sub> | | 4.5 | 6 | 7.5 | Α | | Power MOSFET ON-Resistance | R <sub>ON</sub> | Isw = 3 A | - | 0.15 | 0.3 | Ω | | Power MOSFET Leak Current | ILEAK | V <sub>EN</sub> = 0 V, V <sup>+</sup> = 40 V, V <sub>SW</sub> = 0 V | - | - | 4 | μΑ | # **■ THERMAL CHARACTERISTICS** | PARAMETER | SYMBOL | VALUE | UNIT | |-------------------------------------------------------------------|-----------------|-------------------------------------------------------------|------| | Junction-to-Ambient Thermal Resistance HTSSOP24-P1 | θ <sub>ja</sub> | 2-Layer <sup>(4)</sup> / 4-Layer <sup>(5)</sup><br>115 / 45 | °C/W | | Junction-to-Top of Package Characterization Parameter HTSSOP24-P1 | Ψjt | 2-Layer <sup>(4)</sup> / 4-Layer <sup>(5)</sup><br>14 / 7 | °C/W | #### ■ POWER DISSIPATION vs. AMBIENT TEMPERATURE - (4) 2-Layer: Mounted on glass epoxy board (114.5 mm x 101.5 mm x 1.6 mm: based on EIA/JEDEC standard, 2-layer FR-4). - (5) 4-Layer: Mounted on glass epoxy board (114.5 mm x 101.5 mm x 1.6 mm: based on EIA/JEDEC standard, 4-layer FR-4). (For 4-layer: Applying 99.5 mm x 99.5 mm inner Cu area and a thermal via hole to a board based on JEDEC standard JESD51-5.) # **■ APPLICATION CIRCUIT** # **■ TYPICAL CHARACTERISTICS** Ver.1.0 # **■ TYPICAL CHARACTERISTICS** # **■ PIN FUNCTIONS** | PIN NO. | SYMBOL | RATING | DESCRIPTION | |--------------------|-----------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 2 | SW | 45 V | Switch output pin for P-channel power MOSFET. The maximum drain current is limited to 4.5 V (min). When SW pin voltage exceeds V+ pin voltage, SBD must be connected between these pins because the SW pin is connected the V+ pin through a body diode. | | 4, 5 | ISENSE+/- | 16 V | Monitor pin of difference voltage at R <sub>SNS</sub> . Connect the RSNS as follows. ISENSE+: high potential side of RSNS (rectified circuit side). ISENSE-: low potential side of RSNS (load side). Consider the wiring design in order not to add the resistance element of the PCB wiring. The voltage correction and overcurrent protection (rectified) are performed using the electric potential difference, generated between ISENSE+ and ISENSE When EN = OFF, UVLO lock, thermal shutdown, hiccup cool-down or IN- ground fault is detected, the discharge transistor built-in the ISENSE- pin is turned on, and the output voltage is rapidly reduced. | | 6 | Vo_SENSE | 16 V | Voltage detection pin of feedback resistor. The node connected to this pin is feedback controlled to be V $_{O\_SENSE}$ (typ) + correction voltage. The feedback resistance total value is approximately 200 k $\Omega$ . Connect R $_{FB}$ and C $_{FB}$ between this pin and the COMP pin for phase compensation. An internal 1 k $\Omega$ resistor is connected between this pin and the ISENSE-pin to prevent the output voltage from going to the V $^+$ even if this pin is open; however, open use is not guaranteed. | | 7<br>(Exposed Pad) | GND | - | Ground pin. Connect to GND to improve heat dissipation. | | 8 | LOAD_ADJ+ | 6 V | Voltage correction adjustment (load regulation) pin. The load regulation (0 A to 2.0 A) at $R_{ADJ} = 10 \text{ k}\Omega$ is +253 mV (typ). Connect the $C_{LOAD}$ in parallel to $R_{ADJ}$ to prevent oscillations caused by voltage correction. A current proportional to the potential difference of the current | | 9 | LOAD_ADJ- | - | detection resistor (R <sub>SNS</sub> ) is output to LOAD_ADJ+. When the voltage correction is not used, this pin must be shorted. | | 10 | OCP_ADJ+ | 6 V | Overcurrent limit value adjustment pin. As the resistor value is increased, the overcurrent protection limit value gets smaller. The overcurrent protection limit value at $R_{OCP} = 10 \text{ k}\Omega$ is 3 A (typ). Regardless of the $R_{OCP}$ value, the maximum power transistor current is 4.5 A (min). For phase compensation during overcurrent protection, connect $R_{NFOCP}$ and $C_{NFOCP}$ | | 12 | OCP_ADJ- | - | between OCP_ADJ+ and COMP pins. When the overcurrent protection is not used, this pin must be shorted. The IC is protected by the power MOSFET current limit, but it depends on the supply voltage. | | 13 | IN- | 6 V | Middle point of feedback resistor. For phase compensation, connect $R_{NF}$ and $C_{NF}$ between this pin and the COMP pin. To prevent the output voltage from going to the V <sup>+</sup> even if this pin shorts to ground, this pin is designed to stop the SW operation and discharge the soft start capacitor at the same time when a ground fault is detected. | | 15 | COMP | 6 V | Output pin of main error amplifier. | | 16 | SS | 6 V | Setting pin of soft start time. Charge $C_{SS}$ with 8 $\mu$ A (typ) and slowly increase the reference voltage of the main error amplifier. The soft start time when connected at 0.047 $\mu$ F is 4.3 ms (typ). The $C_{SS}$ is discharged during thermal shutdown, hiccup cooldown, EN = OFF, UVLO lock and IN- pin ground fault. | | 17 | SYNC | 6 V | Input pin for external clock. Available synchronization signals are as follows: f = 290 kHz to 500 kHz, duty = 20% to 80%, low $\leq$ 0.3 V, high $\geq$ 1.6 V. This pin is pulled down to GND with an internal resistance of 200 k $\Omega$ . | # **■ PIN FUNCTIONS** | PIN NO. | SYMBOL | RATING | DESCRIPTION | |----------------------|--------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 18 | FAULT | 6 V | Error flag output pin. An error flag (low) is output during thermal shutdown, hiccup cooldown, and when the output current is 88% (typ) or more of the overcurrent protection value set by Rocp. As soon as the abnormal state is released, the error flag is cleared (high). This pin is an open drain pin of the Nch FET. Connect to the power supply through a resistor. The ON resistance value of Nch FET is 25 $\Omega$ (max). Leave this pin open when not in use. | | 19 | PG | 6 V | Power-good pin. This pin outputs error flag when the Vo_SENSE pin voltage is $\leq$ 4.0 V, $\geq$ 6.7 V, EN = OFF or soft start. If the correction is strong and the Vo_SENSE pin reaches the output clamp voltage (6.05 V, typ), PG is switched to low after 0.4 ms (typ). It can be used for system control when RADJ is open. This pin is an open drain pin of the Nch FET. Connect to the power supply through a resistor. The ON-resistance value of Nch FET is 25 $\Omega$ (max). Leave this pin open when not in use. | | 21 | EN | 45 V | Enable pin. This pin is high active. When EN = OFF, the internal circuit is stopped and the current consumption is reduced to 10 $\mu$ A. This pin is pulled down with an internal resistor of 500 k $\Omega$ and fixed to OFF when this pin is open. The range of 0.5 V < V <sub>EN</sub> < 1.6 V is undefined area of ON/OFF. | | 23, 24 | V+ | 45 V | Power supply pin. Insert the bypass capacitor as close to the device as possible. The potential of this pin is monitored by UVLO, and this device operates when it exceeds 6.15 V (typ). | | 3, 11, 14,<br>20, 22 | N.C. | - | Not internally connected | Ver.1.0 #### **■ APPLICATION NOTE** # **Voltage Correction (Load Regulation) Adjustment** The NJW4119 can adjust the load regulation by connecting $R_{ADJ}$ between the LOAD\_ADJ+ and the LOAD\_ADJ- pins. The $R_{ADJ}$ can be calculated using the following formula 1 or refer to Table 1. To prevent the deterioration in correction accuracy and overcurrent protection, 47 m $\Omega$ to 56 m $\Omega$ $R_{SNS}$ value is recommended. The NJW4119 has an output voltage clamp function to prevent excess output voltage during voltage correction. This clamp voltage value is not in accordance with $R_{ADJ}$ and/or $R_{SNS}$ (Figure 1). Table1 , R<sub>ADJ</sub>(kΩ) vs. Load Regulation Correspondence Table (0A to 2.0A) @25°C | R <sub>ADJ</sub> (kΩ) | Load Regulation(mV)<br>0A to 2.0A | | | |-----------------------|-----------------------------------|--|--| | | | | | | 2.0 | 57 | | | | 2.2 | 62 | | | | 2.4 | 67 | | | | 2.7 | 74 | | | | 3.0 | 82 | | | | 3.3 | 89 | | | | 3.6 | 96 | | | | 4.3 | 113 | | | | 4.7 | 123 | | | | 5.1 | 133 | | | | 5.6 | 145 | | | | 6.2 | 160 | | | | 6.8 | 175 | | | | 7.5 | 192 | | | | 8.2 | 209 | | | | 9.1 | 231 | | | | 10 | 253 | | | | 11 | 278 | | | | 12 | 302 | | | | 13 | 327 | | | | 15 | 376 | | | | 16 | 400 | | | | 18 | 449 | | | | 20 | 498 | | | $\Delta Vo/\Delta Io(mV) = 0.245 \times R_{\mathit{SNS}}(m-) \times Io(A) \times (R_{\mathit{ADJ}}(k-) + 0.33) \ldots \text{Formula 1}$ Figure 1. Output Clamp Voltage www.njr.com #### **Overcurrent Protection** The NJW4119 includes 2 types of overcurrent protection as follows: - (1) Power MOSFET Current Limit (I<sub>LIM</sub>) Power MOSFET current limit monitors the current flowing in the power MOSFET every cycle, and when the current exceeds 4.5 A (min), this function stops the power MOSFET until the next cycle to protect the IC. - (2) Overcurrent Protection of Output Current after Rectification (VocP1/2/3) When the potential voltage difference across the external current detection resistor (RsNs) exceeds the threshold voltage set by Rocp, feedback control is switched from constant voltage control to constant current control. The function protects the load by preventing the current exceeding the set current value from flowing (Figure 2 and Formula 2). Figure 2. Overcurrent Protection of Output Current after Rectification The NJW4119 power MOSFET switching current limit value (4.5 A, min) is constant regardless of $R_{OCP}$ . It must be set not to exceed 4.5 A with considering $V^+$ , inductance, and oscillation frequency. #### **Hiccup Type Short-Circuit Protection** The NJW4119 turns off the power MOSFET for 67 ms (typ) after waiting 1.4 ms (typ) when overcurrent protection is operated and the output voltage falls below $V_{OSCP}$ , and then restarts with soft-start. This operation is repeated until the short-circuit condition is released. The error flag (FAULT = low) is output during cool-down. $$I \lim(A) = \frac{1500}{R_{SNS}() \times R_{OCP}()} \dots \text{Formula 2}$$ # HTSSOP24-P1 # **■ PACKAGE DIMENSIONS** # HTSSOP24-P1 # < Instructions for mounting > Please note the following points when you mount HTSSOP24-P1 package IC because there is a backside electrode. - $\begin{tabular}{ll} \end{tabular} \begin{tabular}{ll} \beg$ - It is necessary that both re-flow temperature profile of lead and backside electrodes are higher than preset temperature. When solder wet temperature is lower than lead/backside electrode temperature, there is possibility of defect mounting. - (2) Design of foot pattern / metal mask Metal mask thickness of solder pattern print is more than 0.13mm. (3) Solder paste The mounting was evaluated with following solder paste, foot pattern and metal mask. Because mounting might be greatly different according to the manufacturer and the product number even if the solder composition is the same. We will strongly recommend to evaluate mounting previously with using foot pattern, metal mask and solder paste. | Solder paste composition | Sn3Ag0.5Cu (Senju Metal Industry Co., Ltd: M705-GRN350-32-11) | |--------------------------|---------------------------------------------------------------| # HTSSOP24-P1 # **■ PACKING SPEC** Unit: mm # **TAPING DIMENSIONS** | SYMBOL | DIMENSION | REMARKS | |--------|----------------|------------------| | Α | $7.45 \pm 0.2$ | | | В | $8.60 \pm 0.1$ | | | DO | 1.5 +0.1 | | | D1 | 1.5 +0.1 | | | Е | $1.75 \pm 0.1$ | | | F | $7.5 \pm 0.1$ | | | P0 | $4.0 \pm 0.1$ | | | P1 | $12.0 \pm 0.1$ | | | P2 | $2.0 \pm 0.1$ | | | T | $0.3 \pm 0.05$ | | | T2 | 1.85 | | | K0 | $1.45 \pm 0.3$ | | | W | $16.0 \pm 0.3$ | | | W1 | 13.3 | THICKNESS 0.1max | # **REEL DIMENSIONS** | SYMBOL | DIMENSION | |--------|--------------| | Α | $330 \pm 2$ | | В | 100 ± 1 | | С | $13 \pm 0.2$ | | D | $21 \pm 0.8$ | | Е | 2±0.5 | | W | 17.4 ± 1 | | W1 | 2 | # **TAPING STATE** # **PACKING STATE** # ■ RECOMMENDED MOUNTING METHOD # **INFRARED REFLOW SOLDERING PROFILE** | а | Temperature ramping rate | 1 to 4°C/s | |---|--------------------------|------------------| | b | Pre-heating temperature | 150 to 180°C | | D | Pre-heating time | 60 to 120s | | С | Temperature ramp rate | 1 to 4°C/s | | d | 220°C or higher time | shorter than 60s | | е | 230°C or higher time | shorter than 40s | | f | Peak temperature | lower than 260°C | | g | Temperature ramping rate | 1 to 6°C/s | The temperature indicates at the surface of mold package. # **■ REVISION HYSTORY** | DATE | REVISION | CHANGES | |-------------------|----------|------------------------------------------------| | November 16, 2020 | Ver.1.0 | Initial release due to datasheet format change | # [CAUTION] - NJR strives to produce reliable and high quality semiconductors. NJR's semiconductors are intended for specific applications and require proper maintenance and handling. To enhance the performance and service of NJR's semiconductors, the devices, machinery or equipment into which they are integrated should undergo preventative maintenance and inspection at regularly scheduled intervals. Failure to properly maintain equipment and machinery incorporating these products can result in catastrophic system failures - The specifications on this datasheet are only given for information without any guarantee as regards either mistakes or omissions. The application circuits in this datasheet are described only to show representative usages of the product and not intended for the guarantee or permission of any right including the industrial property rights. All other trademarks mentioned herein are the property of their respective companies. - To ensure the highest levels of reliability, NJR products must always be properly handled. The introduction of external contaminants (e.g. dust, oil or cosmetics) can result in failures of semiconductor products. - NJR offers a variety of semiconductor products intended for particular applications. It is important that you select the proper component for your intended application. You may contact NJR's Sale's Office if you are uncertain about the products listed in this datasheet. - 5. Special care is required in designing devices, machinery or equipment which demand high levels of reliability. This is particularly important when designing critical components or systems whose failure can foreseeably result in situations that could adversely affect health or safety. In designing such critical devices, equipment or machinery, careful consideration should be given to amongst other things, their safety design, fail-safe design, back-up and redundancy systems, and diffusion design. - 6. The products listed in this datasheet may not be appropriate for use in certain equipment where reliability is critical or where the products may be subjected to extreme conditions. You should consult our sales office before using the products in any of the following types of equipment. - · Aerospace Equipment - · Equipment Used in the Deep Sea - · Power Generator Control Equipment (Nuclear, steam, hydraulic, etc.) - · Life Maintenance Medical Equipment - · Fire Alarms / Intruder Detectors - · Vehicle Control Equipment (Airplane, railroad, ship, etc.) - · Various Safety Devices - 7. NJR's products have been designed and tested to function within controlled environmental conditions. Do not use products under conditions that deviate from methods or applications specified in this datasheet. Failure to employ the products in the proper applications can lead to deterioration, destruction or failure of the products. NJR shall not be responsible for any bodily injury, fires or accident, property damage or any consequential damages resulting from misuse or misapplication of the products. The products are sold without warranty of any kind, either express or implied, including but not limited to any implied warranty of merchantability or fitness for a particular purpose. - 8. Warning for handling Gallium and Arsenic (GaAs) Products (Applying to GaAs MMIC, Photo Reflector). These products use Gallium (Ga) and Arsenic (As) which are specified as poisonous chemicals by law. For the prevention of a hazard, do not burn, destroy, or process chemically to make them as gas or power. When the product is disposed of, please follow the related regulation and do not mix this with general industrial waste or household waste. - 9. The product specifications and descriptions listed in this datasheet are subject to change at any time, without notice.