

# **NB637** High Efficiency 24V, 500kHz Synchronous Step-down Converter

The Future of Analog IC Technology

# DESCRIPTION

The NB637 is a high efficiency synchronous rectified step-down switch mode converter with built-in internal power MOSFETs. It offers a very compact solution to achieve more than 6A output current over a wide input supply range with excellent load and line regulation. The NB637 operates at high efficiency over a wide output current load range.

Current mode operation provides fast transient response and eases loop stabilization.

Full protection features include OCP and thermal shut down.

The NB637 requires a minimum number of readily available standard external components and is available in a space saving QFN14 (3x4mm) package.

# FEATURES

- Wide 7V to 24V Operating Input Range
- 9A Peak Switch Current
- Low R<sub>DS</sub>(ON) Internal Power MOSFETs
- Proprietary Switching Loss Reduction Technique
- Fixed 500kHz Switching Frequency
- Sync from 300kHz to 2MHz External Clock
- Internal Compensation
- OCP Protection and Thermal Shutdown
- Output Adjustable from 0.8V
- Available in a QFN14 (3x4mm) Package

### **APPLICATIONS**

- Notebook Systems and I/O Power
- Networking Systems
- Digital Set Top Boxes
- Personal Video Recorders
- Flat Panel Television and Monitors
- Distributed Power Systems

For MPS green status, please visit MPS website under Quality Assurance "MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc.

# TYPICAL APPLICATION (FOR NOTEBOOK)







### **ORDERING INFORMATION**

| Part Number* | Package       | Top Marking | Free Air Temperature (T <sub>A</sub> ) |
|--------------|---------------|-------------|----------------------------------------|
| NB637EL      | QFN14 (3x4mm) | 637E        | -20°C to +85°C                         |

\* For Tape & Reel, add suffix –Z (e.g. NB637EL–Z);

For RoHS compliant packaging, add suffix -LF (e.g. NB637EL-LF-Z)



### PACKAGE REFERENCE

# ABSOLUTE MAXIMUM RATINGS (1)

| Supply Voltage V <sub>IN</sub> |                              |
|--------------------------------|------------------------------|
| V <sub>SW</sub> 0.3V(-5V fe    |                              |
| V <sub>BS</sub>                | V <sub>SW</sub> + 6V         |
| All Other Pins                 |                              |
| Continuous Power Dissipation   | $(T_A = +25^{\circ}C)^{(2)}$ |
|                                | 2.6W                         |
| Junction Temperature           | 150°C                        |
| Lead Temperature               | 260°C                        |
| Storage Temperature6           | 65°C to +150°C               |
|                                |                              |

### Recommended Operating Conditions <sup>(3)</sup>

| Supply Voltage V <sub>IN</sub>           | 7V to 24V |
|------------------------------------------|-----------|
| Maximum Junction Temp. (T <sub>J</sub> ) |           |

# Thermal Resistance <sup>(4)</sup> $\theta_{JA}$ $\theta_{JC}$

QFN14 (3x4mm) ......48 ...... 11 ... °C/W

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_{J}$  (MAX), the junction-toambient thermal resistance  $\theta_{JA}$ , and the ambient temperature  $T_{A}$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_{D}$  (MAX) =  $(T_{J}$  (MAX)<sup>-</sup> $T_{A}$ ) / $\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 3) The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.

# **ELECTRICAL CHARACTERISTICS**

#### $V_{IN}$ = 12V, $T_A$ = +25°C, unless otherwise noted.

| Parameters                                                    | Symbol                     | Condition                                            | Min | Тур  | Мах | Units           |
|---------------------------------------------------------------|----------------------------|------------------------------------------------------|-----|------|-----|-----------------|
| Supply Current (Shutdown)                                     | I <sub>IN</sub>            | V <sub>EN</sub> = 0V                                 |     | 2    |     | μA              |
| Supply Current (Quiescent)                                    | I <sub>IN</sub>            | V <sub>EN</sub> = 2V, V <sub>FB</sub> = 1V           |     | 1    |     | mA              |
| HS Switch On Resistance (5)                                   | $HS_{RDS-ON}$              |                                                      |     | 120  |     | mΩ              |
| LS Switch On Resistance <sup>(5)</sup>                        | $LS_{RDS-ON}$              |                                                      |     | 20   |     | mΩ              |
| Switch Leakage                                                | $SW_{LKG}$                 | V <sub>EN</sub> = 0V,<br>V <sub>SW</sub> = 0V or 12V |     | 0    | 10  | μA              |
| Current Limit                                                 | I <sub>LIMIT</sub>         |                                                      |     | 9    |     | Α               |
| Oscillator Frequency                                          | $F_{SW}$                   | V <sub>FB</sub> = 0.75V                              | 350 | 500  | 650 | kHz             |
| Fold-back Frequency                                           | $F_{FB}$                   | V <sub>FB</sub> = 100mV                              |     | 0.25 |     | f <sub>SW</sub> |
| Maximum Duty Cycle                                            | D <sub>MAX</sub>           | V <sub>FB</sub> = 700mV                              | 85  | 90   |     | %               |
| Sync Frequency Range                                          | F <sub>SYNC</sub>          |                                                      | 0.3 |      | 2   | MHz             |
| Feedback Voltage                                              | $V_{FB}$                   |                                                      | 785 | 805  | 825 | mV              |
| Feedback Current                                              | I <sub>FB</sub>            | V <sub>FB</sub> = 805mV                              |     | 10   | 50  | nA              |
| EN/SYNC Input Low Voltage                                     | VIL <sub>EN</sub>          |                                                      |     |      | 0.4 | V               |
| EN/SYNC Input High Voltage                                    | VIH <sub>EN</sub>          |                                                      | 2   |      |     | V               |
| EN Input Current                                              | I <sub>EN</sub>            | V <sub>EN</sub> = 2V                                 |     | 2    |     | μA              |
| EN Turn Off Delay                                             | $EN_{Td-Off}$              |                                                      |     | 5    |     | μs              |
| Power Good Rising Threshold                                   | $PG_{Vth-Hi}$              |                                                      |     | 0.9  |     | V <sub>FB</sub> |
| Power Good Falling Threshold                                  | $PG_{Vth-Lo}$              |                                                      |     | 0.7  |     | V <sub>FB</sub> |
| Power Good Delay                                              | $PG_{Td}$                  |                                                      |     | 250  |     | μs              |
| Power Good Sink Current Capability                            | $V_{\text{PG}}$            | Sink 4mA                                             |     |      | 0.4 | V               |
| Power Good Leakage Current                                    | I <sub>PG_LEAK</sub>       | V <sub>PG</sub> = 3.3V                               |     |      | 10  | nA              |
| V <sub>IN</sub> Under Voltage Lockout Threshold Rising        | $\text{INUV}_{\text{Vth}}$ |                                                      | 3.8 | 4.0  | 4.2 | V               |
| V <sub>IN</sub> Under Voltage Lockout<br>Threshold Hysteresis | INUV <sub>HYS</sub>        |                                                      |     | 880  |     | mV              |
| VCC Regulator                                                 | V <sub>cc</sub>            |                                                      |     | 5    |     | V               |
| VCC Load Regulation                                           |                            | I <sub>CC</sub> =5mA                                 |     | 5    |     | %               |
| Thermal Shutdown                                              | $T_{SD}$                   |                                                      |     | 150  |     | °C              |

Note:

5) Guaranteed by design.

# **PIN FUNCTIONS**

| Pin #      | Name                | Description                                                                                                                                                                                                                                                                                    |
|------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | IN                  | Supply Voltage. The NB637 operates from a +7V to +24V input rail. C1 is needed to decouple the input rail. Use wide PCB traces and multiple vias to make the connection.                                                                                                                       |
| 2, 3, 4, 5 | SW                  | Switch Output. Use wide PCB traces and multiple vias to make the connection.                                                                                                                                                                                                                   |
| 6          | BST                 | Bootstrap. A capacitor connected between SW and BST pins is required to form a floating supply across the high-side switch driver.                                                                                                                                                             |
| 7          | EN/SYNC             | EN=1 to enable the NB637. External clock can be applied to EN pin for changing switching frequency. For automatic start-up, connect EN pin to VIN with $100k\Omega$ resistor, It includes an internal $1M\Omega$ pull-down resistor.                                                           |
| 8          | FB                  | Feedback. An external resistor divider from the output to GND, tapped to the FB pin, sets the output voltage. To prevent current limit run away during a short circuit fault condition, the frequency fold-back comparator lowers the oscillator frequency when the FB voltage is below 100mV. |
| 9          | PG                  | Power Good Output. The output of this pin is an open drain. When the FB voltage rises to 90% of the REF voltage, Power Good (PG) output goes high after a 250us delay. When the FB voltage drops to 70% of the REF voltage, PG goes low immediately.                                           |
| 10         | AAM                 | Connects to a voltage set by a resistor divider between $V_{CC}$ and GND to force the NB637 into non-synchronous mode at light load.                                                                                                                                                           |
| 11         | VCC                 | Bias Supply. Decouple with 0.1µF capacitor.                                                                                                                                                                                                                                                    |
| 14         | AGND                | Analog Ground. This pin is the reference ground of the regulated output voltage. For this reason care must be taken in PCB layout.                                                                                                                                                             |
| 12, 13     | GND,<br>Exposed PAD | System Ground. Connect these pins with larger copper areas to the negative terminals of the input and output capacitors. Connect exposed pad to GND plane for proper thermal performance.                                                                                                      |

### **TYPICAL PERFORMANCE CHARACTERISTICS**



# **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)





### **BLOCK DIAGRAM**

Figure 1—Functional Block Diagram

### **OPERATION**

The NB637 is a high efficiency synchronous rectified step-down switch mode converter with built in internal power MOSFETs. It offers a very compact solution to achieve more than 6A continuous output current over a wide input supply range with excellent load and line regulation.

The NB637 operates in a fixed frequency, peak current control mode to regulate the output voltage. A PWM cycle is initiated by the internal clock. The integrated high-side power MOSFET is turned on and remains on until its current reaches the value set by the COMP voltage. When the power switch is off, it remains off until the next clock cycle starts. If, in 90% of one PWM period, the current in the power MOSFET does not reach the COMP set current value, the power MOSFET will be forced to turn off.

#### **Error Amplifier**

The error amplifier compares the FB pin voltage with the internal 0.8V reference (REF) and outputs a current proportional to the difference between the two. This output current is then used to charge or discharge the internal compensation network to form the COMP voltage, which is used to control the power MOSFET current. The optimized internal compensation network minimizes the external component counts and simplifies the control loop design.

#### Enable/Sync Control

The NB637 has a dedicated Enable/Sync control pin (EN/SYNC). By pulling it high or low, the IC can be enabled and disabled. Tie EN to VIN through a resistor for automatic start up. To disable the part, EN must be pulled low for at least 5µs.

The NB637 can be synchronized to an external clock range from 300kHz up to 2MHz through the EN/SYNC pin. The internal clock rising edge is synchronized to the external clock rising edge.

#### Under-Voltage Lockout (UVLO)

Under-voltage lockout (UVLO) is implemented to protect the chip from operating at insufficient supply voltage. The NB637 UVLO comparator monitors the output voltage of the internal regulator, VCC. The UVLO rising threshold is about 4.0V while its falling threshold is a consistent 3.2V.

#### Internal Soft-Start

The soft-start is implemented to prevent the converter output voltage from overshooting during startup. When the chip starts, the internal circuitry generates a soft-start voltage (SS) ramping up from 0V to 1.2V. When it is lower than the internal reference (REF), SS overrides REF so the error amplifier uses SS as the reference. When SS is higher than REF, REF regains control.

#### **Over-Current Protection and Latch-off**

The NB637 has cycle-by-cycle overcurrent limit when the inductor current peak value exceeds the set current limit threshold.

When output voltage drops below 70% of the reference, and inductor current exceeds the current limit. The NB637 will be latched off. This is especially useful to ensure system safety under fault condition. The NB637 clears the latch once the EN or input power is recycled.

The latch-off function is disabled during soft-start duration.

#### **Thermal Shutdown**

Thermal shutdown is implemented to prevent the chip from operating at exceedingly high temperatures. When the silicon die temperature is higher than 150°C, it shuts down the whole chip. When the temperature is lower than its lower threshold, typically 140°C, the chip is enabled again.

#### **Floating Driver and Bootstrap Charging**

The floating power MOSFET driver is powered by an external bootstrap capacitor. This floating driver has its own UVLO protection. This UVLO's rising threshold is 2.2V with a hysteresis of 150mV. The bootstrap capacitor voltage is regulated internally by VIN through D1, M1, C4, L1 and C2 (Figure 2). If (VIN-VSW) is more than 5V, U1 will regulate M1 to maintain a 5V BST voltage across C4.



Figure 2—Internal Bootstrap Charging Circuit

#### Startup and Shutdown

If both VIN and EN are higher than their respective thresholds, the chip starts. The reference block starts first, generating stable reference voltage and currents, and then the internal regulator is enabled. The regulator provides stable supply for the remaining circuitry.

Three events can shut down the chip: EN low, VIN low and thermal shutdown. In the shutdown procedure, the signal path is first blocked to avoid any fault triggering. The COMP voltage and the internal supply rail are then pulled down. The floating driver is not subjected to this shutdown command.

### **APPLICATION INFORMATION**

#### Setting the Output Voltage

The external resistor divider is used to set the output voltage (see Typical Application on page 1). The feedback resistor R1 also sets the feedback loop bandwidth with the internal compensation capacitor (see Typical Application on page 1). Choose R1 to be around  $10k\Omega$ . R2 is then given by:

$$R2 = \frac{R1}{\frac{V_{out}}{0.805V} - 1}$$
 (1)

The T-type network is highly recommended when Vo is low, as Figure 3 shows.



Figure 3— T-type Network

Table 1 lists the recommended T-type resistors value for common output voltages.

#### Table 1—Resistor Selection for Common Output Voltages

| V <sub>OUT</sub> (V) | R1 (kΩ)  | R2 (kΩ)  | Rt (kΩ)  |
|----------------------|----------|----------|----------|
| 1.05                 | 3.09(1%) | 10(1%)   | 24.9(1%) |
| 1.2                  | 4.99(1%) | 10(1%)   | 24.9(1%) |
| 1.8                  | 10(1%)   | 8.06(1%) | 24.9(1%) |
| 2.5                  | 10(1%)   | 4.75(1%) | 24.9(1%) |
| 3.3                  | 10(1%)   | 3.16(1%) | 24.9(1%) |
| 5                    | 10(1%)   | 1.91(1%) | 24.9(1%) |

#### Selecting the Inductor

A 1µH to 10µH inductor with a DC current rating of at least 25% percent higher than the maximum load current is recommended for most applications. For highest efficiency, the inductor DC resistance should be less than  $15m\Omega$ . For most designs, the inductance value can be derived from the following equation.

$$L_{1} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times \Delta I_{L} \times F_{SW}}$$
(2)

Where  $\Delta I_{L}$  is the inductor ripple current.

Choose inductor current to be approximately 30% of the maximum load current The maximum inductor peak current is:

$$I_{L(MAX)} = I_{LOAD} + \frac{\Delta I_{L}}{2}$$
(3)

Under light load conditions below 100mA, larger inductance is recommended for improved efficiency.

#### Setting the AAM Voltage

The AAM voltage is used for setting the transition point from AAM to CCM. It should be chosen to provide the best combination of efficiency, stability, ripple, and transient.

If the AAM voltage is set lower, then stability and ripple improve, but efficiency during AAM mode and transient degrade. Likewise, if the AAM voltage is set higher, then the efficiency during AAM and transient improve, but stability and ripple degrade. Therefore, an optimal AAM voltage that provides good efficiency, stability, ripple, and transient needs to be determined.

As figure 4 show, AAM voltage can be set by using a resistor divider.



Figure 4— AAM Network

Refer to Figure 5 to select an optimal voltage and then use the equation below to determine the value of R6. Assume R5 to be around  $10k\Omega$ . Generally, choose R5 to be around  $10 k\Omega$ , R6 is then given by:

$$R6 = R5 \left( \frac{VCC}{AAM} - 1 \right)$$
 (4)



Figure 5— AAM Selection for Common Output Voltages (V<sub>IN</sub>=7V-24V)

#### **Selecting the Input Capacitor**

The input current to the step-down converter is discontinuous, therefore a capacitor is required to supply the AC current to the step-down converter while maintaining the DC input voltage. Use low ESR capacitors for the best performance. Ceramic capacitors with X5R or X7R dielectrics are highly recommended because of their low ESR and small temperature coefficients. For most applications, a  $22\mu$ F capacitor is sufficient.

Since the input capacitor (C1) absorbs the input switching current, it requires an adequate ripple current rating. The RMS current in the input capacitor can be estimated by:

$$I_{C1} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$
(5)

The worst case condition occurs at VIN = 2VOUT, where:

$$I_{C1} = \frac{I_{LOAD}}{2}$$
(6)

For simplification, choose the input capacitor whose RMS current rating is greater than half of the maximum load current.

The input capacitor can be electrolytic, tantalum or ceramic. When using electrolytic or tantalum capacitors, a small, high quality ceramic capacitor, i.e.  $0.1\mu$ F, should be placed as close to the IC as possible. When using ceramic capacitors, make sure that they have enough capacitance to provide sufficient charge to prevent excessive voltage ripple at input. The input voltage ripple caused by capacitance can be estimated by:

$$\Delta V_{\rm IN} = \frac{I_{\rm LOAD}}{F_{\rm SW} \times C1} \times \frac{V_{\rm OUT}}{V_{\rm IN}} \times \left(1 - \frac{V_{\rm OUT}}{V_{\rm IN}}\right)$$
(7)

#### **Selecting the Output Capacitor**

The output capacitor (C2) is required to maintain the DC output voltage. Ceramic, tantalum, or low ESR electrolytic capacitors are recommended. Low ESR capacitors are preferred to keep the output voltage ripple low. The output voltage ripple can be estimated by:

$$\Delta V_{\text{out}} = \frac{V_{\text{out}}}{F_{\text{sw}} \times L_1} \times \left(1 - \frac{V_{\text{out}}}{V_{\text{IN}}}\right) \times \left(R_{\text{ESR}} + \frac{1}{8 \times F_{\text{sw}} \times C2}\right)$$
(8)

Where  $L_1$  is the inductor value and RESR is the equivalent series resistance (ESR) value of the output capacitor.

In the case of ceramic capacitors, the impedance at the switching frequency is dominated by the capacitance. The output voltage ripple is mainly caused by the capacitance. For simplification, the output voltage ripple can be estimated by:

$$\Delta V_{\text{out}} = \frac{V_{\text{out}}}{8 \times F_{\text{SW}}^2 \times L_1 \times C2} \times \left(1 - \frac{V_{\text{out}}}{V_{\text{IN}}}\right)$$
(9)

In the case of tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be approximated to:

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{F_{\text{SW}} \times L_{1}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times R_{\text{ESR}}$$
(10)

The characteristics of the output capacitor also affect the stability of the regulation system. The NB637 can be optimized for a wide range of capacitance and ESR values.

#### **External Bootstrap Diode**

An external bootstrap diode may enhance the efficiency of the regulator, the applicable conditions of external BST diode are:

- $V_{OUT}$  is 5V or 3.3V; and
- Duty cycle is high:  $D = \frac{V_{OUT}}{V_{IN}} > 65\%$

In these cases, an external BST diode is recommended from the VCC pin to BST pin, as shown in Figure 6.



#### Figure 6—Add Optional External Bootstrap Diode to Enhance Efficiency

The recommended external BST diode is IN4148, and the BST cap is  $0.1 \sim 1 \mu F$ .

#### PC Board Layout

The high current paths (GND, IN and SW) should be placed very close to the device with short, direct and wide traces. The input capacitor needs to be as close as possible to the IN and GND pins. The external feedback resistors should be placed next to the FB pin. Keep the switching node SW short and away from the feedback network.



Top Layer



**Bottom Layer** 

Figure 7—PCB Layout

## **PACKAGE INFORMATION**



QFN14 (3x4mm)

**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.