# MPM3695-100 16V, 100A, Scalable, DC/DC Power Module with PMBus # **DESCRIPTION** The MPM3695-100 is a 100A, scalable, fully integrated power module with a PMBus interface. The device offers a complete power solution that achieves up to 100A of output current, with excellent load and line regulation across a wide input voltage range. The MPM3695-100 operates at a high efficiency across a wide load range, and can be paralleled to deliver up to 800A of current. By integrating four interleaved phases in a single molded power module, the MPM3695-100 adopts MPS's proprietary, multi-phase constanton-time (MCOT) control to provide ultra-fast transient response and simple compensation. The PMBus interface provides module configurations and monitoring of key parameters. Full protection features include over-current protection (OCP), over-voltage protection (OVP), under-voltage protection (UVP), and over-temperature protection (OTP). The MPM3695-100 requires a minimal number of readily available, external components. It is available in a BGA (15mmx30mmx5.18mm) package. # **FEATURES** - 3.2V to 16V Input Voltage Range with External 3.3V VCC Bias - 4V to 16V Input Voltage Range with Internal **VCC Bias** - 0.5V to 3.3V Output Voltage Range - 100A Continuous Current for Outputs Up to - 60A Continuous Current for 3.3V Output - Parallelable Up to 800A with Active Curernt Balancing - Auto-Interleaving for Parallel Operation - Output Voltage Remote Sensing - ±1% Reference Voltage Accuracy (-40°C to +125°C) - PMBus 1.3 Compliant - Telemetry Readback including V<sub>IN</sub>, V<sub>OUT</sub>, I<sub>OUT</sub>, Temperature, and Faults - Configurable via the PMBus: - Output Voltage - Soft-Start Time - Over-Current (OC), Over-Temperature (OT), Over-Voltage (OV), Under-Voltage (UV), Under-Voltage Lockout (UVLO) Limits - PWM Mode - Switching Frequency - Available in a BGA (15mmx30mmx5.18mm) Package # **APPLICATIONS** - Telecom and Networking Systems - Industrial Equipment - Servers and Computing - FPGA and ASIC Core Power All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries. # TYPICAL APPLICATION ## ORDERING INFORMATION | Part Number* | Package | Top Marking | MSL Rating | |-----------------------|-----------------------------------------|-------------|------------| | MPM3695GBH-100-xxxx** | BGA (15mmx30mmx5.18mm) | See Below | 3 | | MPM3695GBH-100-0001 | 0-0001 BGA (15mmx30mmx5.18mm) See Below | | 3 | | EVKT-MPM3695-100A | - | - | - | | EVKT-MPM3695-200A | - | - | - | | EVKT-MPM3695-400A | - | - | - | <sup>\*</sup> Add -T for tray package (e.g. MPM3695GBH-100-0001-T). ## **TOP MARKING** MPS YYWW M3695-100 LLLLLLLLL M MPS: MPS prefix YY: Year code WW: Week code M3695-100: Part number LLLLLLLL: Lot number M: Module ## MPM3695-100 EVALUATION KIT Evaluation kit contents (items listed below can be ordered separately, and the GUI installation file and supplemental documents can be downloaded from the MPS website): #### EVKT-MPM3695-100A: Single-Module Operation | | # | Part Number | Item | Qty | |---|---|--------------------|-------------------------------------------------------------------------------------|-----| | Ī | 1 | EVM3695-100-BH-00A | MPM3695GBH-100 evaluation board for single-module operation | 1 | | | 2 | EVKT-USBI2C-02 | USB to I <sup>2</sup> C communication interface device, USB cable, and ribbon cable | 1 | ## EVKT-MPM3695-200A: Dual-Module Operation | # | Part Number | Item | Qty | |---|--------------------|-------------------------------------------------------------------------------------|-----| | 1 | EVM3695-100-BH-00B | MPM3695GBH-100 evaluation board for dual-module operation | 1 | | 2 | EVKT-USBI2C-02 | USB to I <sup>2</sup> C communication interface device, USB cable, and ribbon cable | 1 | MPM3695-100 Rev. 1.0 MonolithicPower.com 3 <sup>\*\*</sup> The 4-digit suffix code "-xxxx" is the configuration identifier for the register settings stored in the non-volatile memory (NVM) of the power module. The default configuration code is "-0001". For customized configurations, contact an MPS FAE to assign a 4-digit suffix code. # MPM3695-100 - 16V, 100A, SCALABLE DC/DC POWER MODULE WITH PMBUS # EVKT-MPM3695-400A: Four-Module Operation | # | Part Number | Item | Qty | |---|--------------------|-------------------------------------------------------------------------------------|-----| | 1 | EVM3695-100-BH-00C | MPM3695GBH-100 evaluation board for four-module operation | 1 | | 2 | EVKT-USBI2C-02 | USB to I <sup>2</sup> C communication interface device, USB cable, and ribbon cable | 1 | Figure 2: Evaluation Board Set-Up 4 # **PACKAGE REFERENCE** # **PIN NUMBER LIST** Table 1: Pins A1~E11 | Pin | Name | Pin | Name | Pin | Name | Pin | Name | Pin | Name | |-----|--------|-----|------|-----|------|-----|------|-----|------| | A1 | VOUT | B1 | VOUT | C1 | VOUT | D1 | VOUT | E1 | GND | | A2 | VOUT | B2 | VOUT | C2 | VOUT | D2 | VOUT | E2 | GND | | А3 | VOUT | B3 | VOUT | C3 | VOUT | D3 | VOUT | E3 | GND | | A4 | VOSNS+ | B4 | ADDR | C4 | ADDR | D4 | GND | E4 | GND | | A5 | VOSNS- | B5 | ADDR | C5 | ADDR | D5 | GND | E5 | GND | | A6 | CTRL | B6 | VCC | C6 | VCC | D6 | GND | E6 | GND | | A7 | ISUM< | B7 | VCC | C7 | VCC | D7 | GND | E7 | GND | | A8 | GND | B8 | GND | C8 | GND | D8 | GND | E8 | SET< | | A9 | VIN | B9 | VIN | C9 | GND | D9 | GND | E9 | TAKE | | A10 | VIN | B10 | VIN | C10 | GND | D10 | GND | E10 | RUN | | A11 | VIN | B11 | VIN | C11 | GND | D11 | GND | E11 | GND | #### Table 2: Pins F1~K11 | Pin | Name | Pin | Name | Pin | Name | Pin | Name | Pin | Name | |-----|------|-----|------|-----|------|-----|------|-----|------| | F1 | GND | G1 | VOUT | H1 | VOUT | J1 | VOUT | K1 | VOUT | | F2 | GND | G2 | VOUT | H2 | VOUT | J2 | VOUT | K2 | VOUT | | F3 | GND | G3 | VOUT | H3 | VOUT | J3 | VOUT | K3 | VOUT | | F4 | GND | G4 | GND | H4 | GND | J4 | GND | K4 | GND | | F5 | GND | G5 | GND | H5 | GND | J5 | GND | K5 | GND | | F6 | GND | G6 | GND | H6 | GND | J6 | GND | K6 | GND | | F7 | GND | G7 | GND | H7 | GND | J7 | GND | K7 | GND | | F8 | GND | G8 | GND | H8 | GND | J8 | GND | K8 | GND | | F9 | GND | G9 | VIN | H9 | VIN | J9 | GND | K9 | GND | | F10 | PG | G10 | VIN | H10 | VIN | J10 | GND | K10 | GND | | F11 | GND | G11 | VIN | H11 | VIN | J11 | GND | K11 | GND | #### Table 3: Pins L1~R11 | Pin | Name | Pin | Name | Pin | Name | Pin | Name | Pin | Name | |-----|------|-----|------|-----|------|-----|------|-----|------| | L1 | GND | M1 | GND | N1 | GND | P1 | VOUT | R1 | VOUT | | L2 | GND | M2 | GND | N2 | GND | P2 | VOUT | R2 | VOUT | | L3 | GND | M3 | GND | N3 | GND | P3 | VOUT | R3 | VOUT | | L4 | GND | M4 | GND | N4 | GND | P4 | GND | R4 | GND | | L5 | GND | M5 | GND | N5 | GND | P5 | GND | R5 | GND | | L6 | GND | M6 | GND | N6 | GND | P6 | GND | R6 | GND | | L7 | GND | M7 | GND | N7 | GND | P7 | GND | R7 | GND | | L8 | GND | M8 | GND | N8 | GND | P8 | GND | R8 | GND | | L9 | GND | M9 | GND | N9 | VIN | P9 | VIN | R9 | GND | | L10 | TP1 | M10 | TP2 | N10 | VIN | P10 | VIN | R10 | GND | | L11 | GND | M11 | GND | N11 | VIN | P11 | VIN | R11 | GND | #### Table 4: Pins T1~Y11 | Pin | Name | Pin | Name | Pin | Name | Pin | Name | Pin | Name | |-----|------|-----|------|-----|------|-----|------|-----|------| | T1 | VOUT | U1 | VOUT | V1 | GND | W1 | GND | Y1 | VOUT | | T2 | VOUT | U2 | VOUT | V2 | GND | W2 | GND | Y2 | VOUT | | T3 | VOUT | U3 | VOUT | V3 | GND | W3 | GND | Y3 | VOUT | | T4 | GND | U4 | GND | V4 | GND | W4 | GND | Y4 | GND | | T5 | GND | U5 | GND | V5 | GND | W5 | GND | Y5 | GND | | T6 | GND | U6 | GND | V6 | GND | W6 | GND | Y6 | GND | | T7 | GND | U7 | GND | V7 | GND | W7 | GND | Y7 | GND | | Т8 | GND | U8 | GND | V8 | GND | W8 | GND | Y8 | GND | | Т9 | GND | U9 | GND | V9 | GND | W9 | VIN | Y9 | VIN | | T10 | GND | U10 | TP3 | V10 | TP4 | W10 | VIN | Y10 | VIN | | T11 | GND | U11 | GND | V11 | GND | W11 | VIN | Y11 | VIN | ## Table 5: Pins AA1~AC11 | Pin | Name | Pin | Name | Pin | Name | |------|------|------|------|------|-------| | AA1 | VOUT | AB1 | VOUT | AC1 | VOUT | | AA2 | VOUT | AB2 | VOUT | AC2 | VOUT | | AA3 | VOUT | AB3 | VOUT | AC3 | VOUT | | AA4 | GND | AB4 | GND | AC4 | SCL | | AA5 | GND | AB5 | ALT | AC5 | SDA | | AA6 | GND | AB6 | GND | AC6 | GND | | AA7 | GND | AB7 | GND | AC7 | ISUM> | | AA8 | GND | AB8 | SET> | AC8 | GND | | AA9 | GND | AB9 | GND | AC9 | PASS | | AA10 | GND | AB10 | GND | AC10 | TP5 | | AA11 | GND | AB11 | GND | AC11 | GND | # **PIN FUNCTIONS** | Name | Description | |-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VIN | <b>Supply voltage.</b> This pin provides power to the module. Decoupling capacitors must be connected between VIN and GND. | | VOUT | Module output voltage node. Connect VOUT to a wide PCB copper plane. | | GND | Power ground. Connect all GND pins together on a copper plane. | | VCC | <b>Output of the internal 3.3V LDO.</b> Connect all four VCC pins together for single-phase operation. For parallel operation, connect the VCC pins of the master phase and slave phases together. | | CTRL | <b>Converter control.</b> CTRL is a digital input that turns the regulator on and off. Drive CTRL high to turn the regulator on; drive CTRL low to turn it off. Do not float this pin. For parallel operation, connect the CTRL pins of the master and slave phases together. | | VOSNS- | <b>Output voltage sense negative return.</b> Connect this pin directly to the GND sense point of the load. Short VOSNS- to GND if remote sense is not used. For parallel operation, connect the VOSNS- pins of the master and slave phases together. | | VOSNS+ | Output voltage sense positive return. Connect this pin to the output voltage $(V_{OUT})$ sense positive side to provide a feedback voltage $(V_{FB})$ to the system. For parallel operation, connect the VOSNS+ pins of the master and slave phases together. | | PG | <b>Multi-purpose power good output.</b> For the PG pin to pull high and indicate whether V <sub>OUT</sub> has exceeded 90% of the nominal voltage, a pull-up resistor must be connected to a DC voltage. There is a delay from PG going from low to high. Do not float this pin. | | PASS | <b>Passes trigger signal to the TAKE pin.</b> Connect the PASS and TAKE pins for single-phase operation. For multi-phase operation, see the Typical Application Circuits section on page 47. | | TAKE | <b>Receives trigger signal from PASS pin or RUN signal.</b> Pull the TAKE pin of the master phase to 3.3V. Connect the PASS and TAKE pins for single-phase operation. For multi-phase operation, see the Typical Application Circuits section on page 47. | | RUN | <b>Trigger signal for slave phases.</b> Keep this pin floating for single-phase operation. For multi-phase operation, see the Typical Application Circuits section on page 47. | | SET<,<br>SET> | <b>PWM signal setting.</b> The SET< and SET> pins are connected internally. Float the SET< and SET> pins for single-module operation. For multi-module operation, connect the SET pins of the master and slave phases together. Use either the SET< or SET> pin to connect to other MPM3695-100 devices | | ISUM<,<br>ISUM> | <b>Reference current output.</b> The ISUM< and ISUM> pins are connected internally. Float the ISUM< and ISUM> pins for single-module operation. For multi-module operation, connect the ISUM of the master and slave phases together. Use either the ISUM< or ISUM> pin to connect to other MPM3695-100 devices. | | SCL | PMBus serial clock. | | SDA | PMBus serial data. | | ALT | <b>PMBus alert.</b> Open-drain output, active low. A pull-up resistor must be connected from ALT to a 3.3V rail. | | ADDR | <b>PMBus address setting pins.</b> Connect all four ADDR pins together. Connect a resistor from the ADDR pins to GND to set the device's address. For parallel operation, the same address should be selected for all modules. | | | Test pins. Float these pins. Do not connect them. | # **ABSOLUTE MAXIMUM RATINGS (1)** Supply voltage (V<sub>IN</sub>) ...... 18V V<sub>OUT</sub> ...... 5.5V V<sub>CC</sub> ...... 4.5V V<sub>CC</sub> (1s) (2) ...... 6V All other pins .....-0.3V to +4.3V All other pins (1s) (2) ...... 6V Continuous power dissipation (T<sub>A</sub> = 25°C) (3) ......24.95W Junction temperature ......170°C Storage temperature .....-65°C to +170°C ESD Ratings Human body model (HBM) .....±1000V Charged device model (CDM).....±750V Recommended Operating Conditions (4) Supply voltage (V<sub>IN</sub>) ......4V to 16V Output voltage (V<sub>OUT</sub>)..................0.5V to 3.3V External V<sub>CC</sub> bias ......3V to 3.6V Operating junction temp (T<sub>J</sub>).... -40°C to +125°C #### #### Notes: - 1) Exceeding these ratings may damage the device. - 2) Voltage rating during MTP programming. - 3) The maximum allowable power dissipation is a function of the maximum junction temperature, T<sub>J</sub> (MAX), the junction-to-ambient thermal resistance, θ<sub>JA</sub>, and the ambient temperature, T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX) T<sub>A</sub>) / θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation can produce an excessive die temperature. - The device is not guaranteed to function outside of its operating conditions. - 5) An external 3.3V $V_{CC}$ bias is required. Writing to MTP memory is not supported with an external 3.3V $V_{CC}$ bias. - Measured on EVM3695-100-BH-00A, 25cmx15cm, 6-layer PCB. - The value of θ<sub>JA</sub> given in this table is only valid for comparison with other packages and cannot be used for design purposes. These values were calculated in accordance with JESD51-7, and simulated on a specified JEDEC board. They do not represent the performance obtained in an actual application. # **ELECTRICAL CHARACTERISTICS** $V_{IN}$ = 12V, $T_J$ = -40°C to +125°C, unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |----------------------------------------------------------------|---------------------------------------|--------------------------------------------------------------|------|-------|------|------------------| | V <sub>IN</sub> Supply Current | | | | | | | | Shutdown supply current | lin | V <sub>CTRL</sub> = 0V | | 10 | 16 | mA | | Input Voltage | | | | | | | | longit valtage renge | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | Internal VCC | 4 | | 16 | V | | Input voltage range | V <sub>IN</sub> | With external 3.3V Vcc | 3.2 | | 16 | V | | Output Voltage (8) | | | | • | | | | Output voltage range (8) | Vout_range | | 0.5 | | 3.3 | V | | Load regulation (8) | Vout_dc_load | I <sub>OUT</sub> from 0A to 100A | | ±0.5% | | V <sub>OUT</sub> | | Line regulation (8) | Vout_dc_line | V <sub>IN</sub> from 4V to 16V,<br>I <sub>OUT</sub> = 100A | | ±0.5% | | V <sub>оит</sub> | | Current Limit | | | | | | | | Individual valley current limit | I <sub>LIM</sub> | Individual phase current limit;<br>D7h, bits[4:0] = 5b'10010 | | 27 | | Α | | Minimum individual valley current limit configurable value (8) | | Individual phase current limit | | 1.5 | | А | | Maximum individual valley current limit configurable value (8) | | Individual phase current limit | | 27 | | А | | Individual low-side negative current limit in OVP | ILIM_NEG_OVP | Individual phase current limit | | -13 | | Α | | CTRL | | | | | | | | CTRL on threshold | CTRLON | | 2.2 | | | V | | CTRL off threshold | CTRLOFF | | | | 1.2 | V | | Timing and Frequency | | | | | | | | Switching frequency (8) | fsw | Individual phase | | 600 | | kHz | | Minimum on time (8) | ton_min | $f_{SW} = 1000kHz, V_{OUT} = 0.6V$ | | 50 | | ns | | Minimum off time (8) | toff_min | V <sub>FB</sub> = 480mV | | 220 | | ns | | Output Over-Voltage Protect | tion (OVP) an | d Under-Voltage Protection (l | JVP) | | | | | OVP threshold | Vovp | D4h, bits[1:0] = 00 | 111% | 115% | 119% | V <sub>REF</sub> | | UVP threshold | V <sub>UVP</sub> | D9h, bits[3:2] = 10 | 75% | 79% | 83% | $V_{REF}$ | | Maximum configurable OVP threshold | V <sub>OVP_MAX</sub> | D4h, bits[1:0] = 11 | 126% | 130% | 134% | $V_{REF}$ | | Minimum configurable OVP threshold | V <sub>OVP_MIN</sub> | D4h, bits[1:0] = 00 | 111% | 115% | 119% | V <sub>REF</sub> | | Maximum configurable UVP threshold | Vuvp_max | D9h, bits[3:2] = 11 | 80% | 84% | 88% | V <sub>REF</sub> | | Minimum configurable UVP threshold | V <sub>UVP_MIN</sub> | D9h, bits[3:2] = 00 | 65% | 69% | 73% | $V_{REF}$ | # **ELECTRICAL CHARACTERISTICS** (continued) $V_{IN} = 12V$ , $T_J = -40$ °C to +125°C, unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |--------------------------------------------------|----------------------------|--------------------------------------------------------------------------------------------------|------|-------|------|-------| | Analog-to-Digital Converter ( | <b>ADC)</b> <sup>(8)</sup> | | | | | | | Voltage range | | | 0 | | 1.28 | V | | ADC resolution | | | | 10 | | bits | | DNL | | | | 1 | | LSB | | Sample rate | | | | 3 | | kHz | | Digital-to-Analog Converter ( | DAC) (Feedba | ack Voltage) | | | | | | Range (8) | | 21h, bits[11:0] = 0x0258h;<br>29h, bits[9:0] = 0x01F4h | 450 | 600 | 672 | mV | | Feedback accuracy | $V_{FB}$ | 21h, bits[11:0] = 0x0258h;<br>29h, bits[9:0] = 0x01F4h | 594 | 600 | 606 | mV | | Resolution | | Per LSB | | 2 | | mV | | Feedback voltage with margin high <sup>(8)</sup> | V <sub>FB_MG_HIGH</sub> | | | 672 | | mV | | Feedback voltage with margin low <sup>(8)</sup> | V <sub>FB_MG_LOW</sub> | | | 450 | | mV | | Soft Start and Turn-On/Off De | elay | • | | | | | | Soft-start time (9) | t <sub>SS</sub> | 61h, bits[2:0] = 3b'001 | | 2 | | ms | | Turn-on delay | ton_delay | 60h, bits[7:0] = 0x00h | | 0 | | ms | | Turn-off delay | toff_delay | 64h, bits[7:0] = 0x00h | | 0 | | ms | | Error Amplifier | | | | | | | | Feedback current | I <sub>FB</sub> | V <sub>FB</sub> = V <sub>REF</sub> (V <sub>FB</sub> is the difference between VOSNS+ and VOSNS-) | | 50 | 100 | nA | | Soft Shutdown | | • | | | | | | Soft shutdown discharge FET | Ron_disch | Individual phase | | 60 | | Ω | | Under-Voltage Lockout (UVL | O) | • | | | | | | VCC UVLO rising threshold | VCC <sub>VTH</sub> | | 2.6 | 2.75 | 2.9 | V | | VCC UVLO threshold hysteresis | VCC <sub>HYS</sub> | | | 250 | | mV | | Minimum configurable input turn-on voltage | V <sub>IN_ON_MIN</sub> | V <sub>CC</sub> = 3.3V | 2.65 | 2.9 | 3.1 | V | | Maximum configurable input turn-on voltage | VIN_ON_MAX | | 16 | 16.5 | 17 | V | | Minimum configurable input turn-off voltage | VIN_OFF_MIN | Vcc = 3.3V | | 2.75 | | V | | Maximum configurable input turn-off voltage (8) | V <sub>IN_OFF_MAX</sub> | | | 15.75 | | V | # **ELECTRICAL CHARACTERISTICS** (continued) $V_{IN}$ = 12V, $T_J$ = -40°C to +125°C, unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | | |-------------------------------------|--------------------------|--------------------------------------------------------------------------------------------|--------------|-----|-------|-----------|--| | Power Good (PG) | | | | | | | | | PG high threshold | PG <sub>VTH_HI</sub> | V <sub>FB</sub> from low to high;<br>D9h, bits[1:0] = 01 | | 94% | | $V_{REF}$ | | | PG low threshold | PG <sub>VTH_LO</sub> | V <sub>FB</sub> from high to low;<br>D9h, bits[3:2] = 10 | | 79% | | $V_{REF}$ | | | PG low-to-high delay | tрдтр | D1h, bits[5:2] = 0000 | | 2 | | ms | | | PG sink current capability | $V_{PG}$ | $I_{PG} = 10 \text{mA}$ | | | 0.3 | V | | | PG leakage current | I <sub>PG_LEAK</sub> | $V_{PG} = 3V$ | | 1.5 | | μA | | | PC low lovel output voltage | Vol_100 | $V_{IN} = 0V$ , pull PGOOD up to 3.3V through a $100k\Omega$ resistor, $T_J = 25^{\circ}C$ | 600 720<br>o | | 720 | - mV | | | PG low-level output voltage | V <sub>OL_10</sub> | $V_{IN} = 0V$ , pull PGOOD up to 3.3V through a $10k\Omega$ resistor, $T_J = 25^{\circ}C$ | | | 820 | IIIV | | | Thermal Protection (TP) | | | | | | | | | TP fault rising threshold (8) | T <sub>SD_RISE</sub> | 4Fh = 0x96h | | 150 | | °C | | | TP fault falling threshold (8) | T <sub>SD_FALL</sub> | 4Fh = 0x96h;<br>D6h, bits[2:1] = 01 | | 125 | | °C | | | TP warning rising threshold (8) | Twarn_rise | 51h = 0082h | | 130 | | °C | | | TP warning falling threshold (8) | Twarn_fall | 51h = 0082h;<br>D6h, bits[2:1] = 01 | | 105 | | °C | | | Min TP warning temperature (8) | T <sub>SD_WARN_MIN</sub> | | | 35 | | °C | | | Max TP warning temperature (8) | T <sub>SD_WARN_MAX</sub> | | | 160 | | °C | | | Monitoring Parameters | | | | | | | | | Output voltage monitor accuracy (8) | | V <sub>OUT</sub> = 0.6V | 0.588 | 0.6 | 0.612 | V | | | Input voltage monitor accuracy | | | 11.76 | 12 | 12.24 | V | | # **ELECTRICAL CHARACTERISTICS** (continued) $V_{IN} = 12V$ , $T_J = -40$ °C to +125°C, unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | | | | |------------------------------------------------------|----------------------------------|-------------------------------------|------|------|------|-------|--|--|--| | PMBus DC Characteristics (SDA, SCL, ALERT, CTRL) (8) | | | | | | | | | | | Input high voltage | V <sub>IH</sub> | | | | 2.1 | V | | | | | Input low voltage | $V_{IL}$ | | 0.8 | | | V | | | | | Output low voltage | Vol | I <sub>OL</sub> = 1mA | | | 0.4 | V | | | | | Input leakage current | I <sub>LEAK</sub> | SDA, SCL, ALERT = 3.3V | -10 | | +10 | μΑ | | | | | Maximum voltage (SDA, SCL, ALERT, CTRL) | V <sub>MAX</sub> | Transient voltage including ringing | -0.3 | 3.3 | +3.6 | V | | | | | Pin capacitance on SDA, SCL | CPIN | | | | 10 | pF | | | | | <b>PMBus Timing Characteris</b> | PMBus Timing Characteristics (8) | | | | | | | | | | Min operating frequency | | | | 10 | | kHz | | | | | Max operating frequency | | | | 1000 | | kHz | | | | | Bus free time | | Between a stop and start condition | 4.7 | | | μs | | | | | Hold time | | | 4.0 | | | μs | | | | | Repeated start condition set-up time | | | 4.7 | | | μs | | | | | Stop condition set-up time | | | 4.0 | | | μs | | | | | Data hold time | | | 300 | | | ns | | | | | Data set-up time | | | 250 | | | ns | | | | | Clock low timeout | | | 25 | | 35 | ms | | | | | Clock low period | | | 4.7 | | | μs | | | | | Clock high period | | | 4.0 | | 50 | μs | | | | | Clock/data falling time | | | | | 300 | ns | | | | | Clock/data rising time | | | | | 1000 | ns | | | | #### Notes: - 8) Guaranteed by sample characterization. - 9) Guaranteed by sample characterization. Not tested in production. The parameter is tested during parameters characterization. # TYPICAL PERFORMANCE CHARACTERISTICS $V_{IN} = 12V$ , $V_{OUT} = 1V$ , $f_{SW} = 600kHz$ , $T_A = 25$ °C, unless otherwise noted. # TYPICAL PERFORMANCE CHARACTERISTICS (continued) $V_{IN} = 12V$ , $V_{OUT} = 1V$ , $f_{SW} = 600$ kHz, $T_A = 25$ °C, unless otherwise noted. # TYPICAL PERFORMANCE CHARACTERISTICS $V_{IN} = 12V$ , $V_{OUT} = 1V$ , $f_{SW} = 600$ kHz, $T_A = 25$ °C, unless otherwise noted. # **FUNCTIONAL BLOCK DIAGRAM** Figure 3: Functional Block Diagram #### **OPERATION** The MPM3695-100 is a fully integrated power module with up to 100A of continuous output current on a BGA (15mmx30mmx5.18mm) package. For applications that require more than 100A, up to eight MPM3695-100 modules can be connected in parallel to deliver an output current up to 800A. The MPM3695-100 employs multiphase constant-on-time (MCOT) control to provide fast transient response. Internal ramp compensation guarantees stable operation for applications using zero-ESR ceramic output capacitors. # **Poly-Phase Architecture** The MPM3695-100 integrates four sets of half-bridges with a power controller in each module. In single-module operation, the four phases are phase-shifted by 90° to minimize the output voltage ripple. One of the internal phases must be configured as the master phase, and the other three phases are slave phases. ## **MCOT Operation: Master Phase** The master phase performs the following functions: - Accepts both write and read commands through the PMBus from a host. - Generates the SET signal. - Manages start-up, shutdown, and all of the protection functions. - Monitors fault alerts from the slave phases through the PG pin. - Generates the first on pulse. - Generates the on pulse when receiving RUN and SET signals. - Dynamically adjusts its on time to ensure equal current sharing. - Generates the PASS signal. ## **MCOT Operation: Slave Phases** The slave phases perform the following functions: - Accept write commands through the PMBus from a host. - Receive SET signal(s) from a master phase. - Start the on pulse when receiving RUN and SET signals. - Dynamically adjust their on time to ensure equal current sharing on their own phase based on the per-phase and total current. - Generate the PASS signal #### **Parallel Operation** In parallel configuration, one master module and up to seven slave modules are connected in parallel. The output current (IOUT) is shared equally between all MPM3695-100 power modules with active current balancing. The Typical Application Circuits section on page 47 illustrates two and four MPM3695-100s in parallel configuration. In parallel operation, each switching period is divided by up to eight interleaved phases with 45° phase-shifting. For four-module operation, two half-bridges are turned on simultaneously at each PWM pulse. The TAKE pin of the master module must be pulled up to a voltage source through a resistor. The MPM3695-100 detects its master/slave configuration by monitoring the state of the TAKE pin during start-up. The RUN and TAKE pins of all phases are connected in a cascaded manner. #### Ramp Compensation The MPM3695-100 operates with zero-ESR ceramic output capacitors by using internal ramp compensation. A triangular RAMP signal is generated internally, then superimposed onto the FB signal. The triangular RAMP signal starts to rise once $(V_{FB} + RAMP)$ drops below the reference signal and a SET pulse is generated. The RAMP signal rise time is fixed. The amplitude of the ramp compensation is selectable through register D0h, bits[3:1] to support a wide range of operation configurations. There is a tradeoff between stability and load transient response. A larger RAMP signal provides better stability but slower load transient response, and vice versa. Optimize ramp compensation selection based on the design criteria for each application (see Table 6 on page 19). # MPM3695-100 – 16V, 100A, SCALABLE DC/DC POWER MODULE WITH PMBUS # **Table 6: Recommended Ramp and Resistor Divider Values** | V <sub>IN</sub> (V) | V <sub>OUT</sub> (V) | fsw (kHz) | R <sub>1</sub> (kΩ) | $R_2$ (k $\Omega$ ) | Ramp (mV) | C <sub>FF</sub> (nF) | |---------------------|----------------------|-----------|---------------------|---------------------|-----------|----------------------| | 12 | 0.78 | 600 | 1 | 3.3 | 41 | 33 | | 12 | 0.9 | 600 | 1 | 2 | 41 | 33 | | 12 | 1.0 | 600 | 1 | 1.5 | 41 | 33 | | 12 | 1.2 | 600 | 1 | 1 | 41 | 33 | | 12 | 1.8 | 600 | 2 | 1 | 41 | 33 | | 12 | 3.3 | 1000 | 4.53 | 1 | 41 | 33 | ## PMBUS INTERFACE #### **PMBus Serial Interface Description** The Power Management Bus (PMBus) is an open-standard, power management protocol that defines a means of communication with power conversion and other devices. The PMBus is a two-wire, bidirectional, serial interface, consisting of a data line (SDA) and a clock line (SCL). The lines are externally pulled up to a bus voltage when they are in an idle state. When connecting to the lines, a master device generates the SCL signal and device address, then arranges the communication sequence. The MPM3695-100 is a PMBus slave device that supports both standard mode (100kHz) and fast modes (400kHz and 1000kHz). #### Slave Address A unique address should be set for each slave device that is connected to the same PMBus. The ADDR pin configures the address for the MPM3695-100. There is a 10µA current flowing out of the ADDR pin. Connect a resistor between the ADDR pin and AGND to set the ADDR voltage. The internal analog-to-digital converter (ADC) converts the ADDR pin voltage to set the PMBus address. A maximum of 16 addresses can be set by the ADDR pin. Table 7 lists the PMBus address for different resistor values. MFR\_ADDR\_PMBUS (D3h) can be used to digitally set the PMBus address. For multi-phase configuration, the slave phases can share the same address as the master or they can have different addresses, depending on the application requirements. The slave phases can only accept write commands, which means they cannot accept read commands from the PMBus master. However, the master phase can accept both write and read commands from the PMBus master. #### **Start and Stop Commands** Start and stop commands are signaled by the master device to indicate the beginning and the end of the PMBus transfer. A start (S) command is defined as the SDA signal transitioning from high to low while SCL is high. A stop (P) command is defined as the SDA signal transitioning from low to high while SCL is high (see Figure 4 on page 21). Table 7: ADDR Resistor vs. PMBus Address | $R_{ADDR}(k\Omega)$ | Slave Address | |---------------------|---------------| | 1.24 | 30h | | 3.74 | 31h | | 6.2 | 32h | | 8.2 | 33h | | 11.3 | 34h | | 13.7 | 35h | | 16.2 | 36h | | 18.7 | 37h | | 21 | 38h | | 24 | 39h | | 26.1 | 3Ah | | 28.7 | 3Bh | | 30.9 | 3Ch | | 33 | 3Dh | | 36 | 3Eh | | 39 | 3Fh | The master then generates the SCL clock signal(s) and transmits the device address and the read/write (R/W) direction bit on the SDA line. Data is transferred in 8-bit bytes by the SDA line. Each byte of data must be followed by an acknowledge (ACK) bit. #### **PMBus Update Sequence** The MPM3695-100 requires a start command, a valid PMBus address, a register address byte, and a data byte for a single data update. After receiving each byte, the MPM3695-100 acknowledges this process by pulling the SDA line low during the high period of a single clock pulse. A valid PMBus address selects the MPM3695-100. The MPM3695-100 performs an update on the falling edge of the LSB byte. # **Protocol Usage** All PMBus transactions on the MPM3695-100 are done using defined bus protocols. The following protocols can be implemented: - Send byte with packet error checking (PEC) - Receive byte with PEC - Write byte with PEC - Read byte with PEC - Write word with PEC - Read word with PEC - Block read with PEC #### **PMBus Message Format** Figure 5 on page 22 shows the message formats. Unshaded cells indicate that the bus host is actively driving the bus; shaded cells indicate that the MPM3695-100 is driving the bus. - S = Start condition - Sr = Repeated start condition - P = Stop condition - R = Read bit - W = Write bit - A = Acknowledge bit (0) - A = Acknowledge bit (1) A represents the acknowledge (ACK) bit. The ACK bit is typically active low (logic 0) if the transmitted byte is successfully received by a device. However, when the receiving device is the bus master, the ACK bit for the last byte read is a logic 1, indicated by $\overline{A}$ . # Packet Error Checking (PEC) The MPM3695-100's PMBus interface supports the use of the packet error checking (PEC) byte. The PEC byte is transmitted by the MPM3695-100 during a read transaction, or sent by the bus host to the MPM3695-100 during a write transaction. The PEC byte detects errors during a bus transaction, depending on whether the transaction is a read or a write. If the host determines that the PEC byte read during a read transaction is incorrect, it can decide to repeat the read if necessary. If the MPM3695-100 determines that the PEC byte sent during a write transaction is incorrect, it ignores the command (does not execute it) and sets a status flag. Within a group command, the host can choose to send or not send a PEC byte as part of the message to the MPM3695-100. #### PMBus Alert Response Address (ARA) The PMBus alert response address (ARA) is a special address that can be used by the bus host to locate any devices with which it can communicate. A host typically uses a hardware interrupt pin to monitor the PMBus ALERT pins from a number of devices. When the host interrupt occurs, the host issues a message on the bus using the PMBus receive byte, or on the received byte with PEC protocol. The special address used by the host is 0x0C. Any devices that have a PMBus alert signal return their own 7-bit address as the 7MSB of the data byte. The LSB value is not used, and can be either 1 or 0. The host reads the device address from the received data byte and proceeds to handle the alert condition. More than one device may have an active PMBus alert signal and attempt to communicate with the host. In this case, the device with the lowest address dominates the bus and succeeds in transmitting its address to the host. The device that succeeds disables its PMBus alert signal. If the host sees that the PMBus alert signal is still low, it continues to read addresses until all devices have successfully transmitted their addresses. Figure 4: Data Transfer through the PMBus Figure 5: PMBus Message Format #### **Data and Numerical Formats** The MPM3695-100 uses a direct internal format to represent real-world values such as voltage, current, power, and temperature. All numbers with no suffix in this document are decimals, unless explicitly designated otherwise. Numbers in binary format are indicated by the prefix "n'b", where n is the binary count. For example, 5'b01010 indicates a 5-bit binary data where the data is 01010. The suffix "h" indicates a hexadecimal format, which is generally used for the register address number in this document. The symbol "0x" indicates a hexadecimal format, which is used for the value in the register. For example, 0xA3 is a 1-byte number with a hexadecimal value of A3. #### **PMBus Communication Failure** A data transmission fault occurs when data is not properly transferred between the devices. There are several possible data transmission faults: - Sending too little data - Reading too little data - Sending too many bytes - Reading too many bytes - Improperly set read bit in the address byte - Unsupported command code # **PMBus Reporting and Status Monitoring** The MPM3695-100 supports real-time monitoring for some operation parameters and status with PMBus interface (see Table 8). Table 8: PMBus Monitored Parameters and Statuses | Parameter/Status | PMBus | |------------------------------------|------------| | Output voltage (Vоит) | 1.25mV/LSB | | Output current (I <sub>OUT</sub> ) | 62.5mA/LSB | | Temperature | 1°C/LSB | | Input voltage (V <sub>IN</sub> ) | 25mV/LSB | | V <sub>IN</sub> over-voltage (OV) | ✓ | | V <sub>IN</sub> under-voltage (UV) | ✓ | | V <sub>IN</sub> OV warning | ✓ | | V <sub>IN</sub> UV warning | ✓ | | V <sub>OUT</sub> OV | ✓ | | V <sub>OUT</sub> UV | ✓ | | Over-temperature (OT) | ✓ | | OT warning | <b>√</b> | | V <sub>OUT</sub> over-current (OC) | ✓ | | V <sub>OUT</sub> OC | ✓ | # **MTP Programming** The MPM3695-100 has a built-in, multiple-time programmable (MTP) memory to store user configurations. The standard command register STORE\_USER\_ALL (15h) is not supported by the MPM3695-100. Instead, the MTP cells can be configured using the following command combination: - 1. E7h (2000h) - 2. E7h (1000h) - 3. E7h (4000h) In the GUI, the above commands are integrated together and named STORE\_USER\_ALL (15h). This means that MPS's GUI supports the 15h command. When the MTP is being configured, the VCC voltage ( $V_{CC}$ ) may reach as high as 5V. Ensure that VCC is connected to circuits that can withstand this voltage. MTP configuration typically takes about 300ms. # **REGISTER MAP** | Name | Code | Туре | Bytes | Default Value | MTP | |----------------------------|------|--------------------|-------|------------------------------------|----------| | OPERATION | 01h | R/W with PEC | 1 | 0x80 | ✓ | | ON_OFF_CONFIG | 02h | R/W with PEC | 1 | 0x1e | ✓ | | CLEAR_FAULTS | 03h | Send byte with PEC | 0 | - | • | | WRITE_PROTECT | 10h | R/W with PEC | 1 | 0x00 | <b>√</b> | | STORE_USER_ALL | 15h | Send byte with PEC | 0 | - | 1 | | RESTORE_USER_ALL | 16h | Send byte with PEC | 0 | - | - | | CAPABILITY | 19h | R with PEC | 1 | 0xB0 | • | | VOUT_MODE | 20h | R with PEC | 1 | 0x40 | - | | VOUT_COMMAND | 21h | R/W with PEC | 2 | 0x0258 (1.2V) | ✓ | | VOUT_MAX | 24h | R/W with PEC | 2 | 0x0BB8 (6V) | ✓ | | VOUT_MARGIN_HIGH | 25h | R/W with PEC | 2 | 0x02A0 (1.344V) | ✓ | | VOUT_MARGIN_LOW | 26h | R/W with PEC | 2 | 0x01FE (1.02V) | ✓ | | VOUT_SCALE_LOOP | 29h | R/W with PEC | 2 | 0x01F4 (0.5) | ✓ | | VOUT_MIN | 2Bh | R/W with PEC | 2 | 0x00FA (0.5V) | ✓ | | VIN_ON | 35h | R/W with PEC | 2 | 0x0010 (4V) | ✓ | | VIN_OFF | 36h | R/W with PEC | 2 | 0x000B (2.75V) | ✓ | | OT_FAULT_LIMIT | 4Fh | R/W with PEC | 2 | 0x00A0(160°C) | <b>√</b> | | OT_WARN_LIMIT | 51h | R/W with PEC | 2 | 0x008C (140°C) | <b>√</b> | | VIN_OV_FAULT_LIMIT | 55h | R/W with PEC | 2 | 0x0024 (18V) | <b>√</b> | | VIN_OV_WARN_LIMIT | 57h | R/W with PEC | 2 | 0x0022 (17V) | <b>√</b> | | VIN_UV_WARN_LIMIT | 58h | R/W with PEC | 2 | 0x0001 (0.25V) | ✓ | | TON_DELAY | 60h | R/W with PEC | 2 | 0x0000 (0ms) | ✓ | | TON_RISE | 61h | R/W with PEC | 2 | 0x0002 (4ms) | ✓ | | TOFF_DELAY | 64h | R/W with PEC | 2 | 0x0000 (0ms) | ✓ | | STATUS_BYTE | 78h | R with PEC | 1 | - | - | | STATUS_WORD | 79h | R with PEC | 2 | - | - | | STATUS_VOUT | 7Ah | R with PEC | 1 | - | - | | STATUS_IOUT | 7Bh | R with PEC | 1 | - | - | | STATUS_INPUT | 7Ch | R with PEC | 1 | - | - | | STATUS_TEMPERATURE | 7Dh | R with PEC | 1 | - | - | | STATUS_CML | 7Eh | R with PEC | 1 | - | - | | READ_VIN | 88h | R with PEC | 2 | - | - | | READ_VOUT | 8Bh | R with PEC | 2 | - | - | | READ_IOUT | 8Ch | R with PEC | 2 | - | - | | READ_TEMPERATURE_1 | 8Dh | R with PEC | 2 | - | _ | | MFR CTRL COMP | D0h | R/W with PEC | 1 | 0x0D | ✓ | | MFR_CTRL_VOUT | D1h | R/W with PEC | 1 | 0x00 | <b>√</b> | | MFR CTRL OPS | D2h | R/W with PEC | 1 | 0x03 | ✓ | | MFR ADDR PMBUS | D3h | R/W with PEC | 1 | 0x30 | <b>√</b> | | MFR_VOUT_FAULT_LIMIT | D4h | R/W with PEC | 1 | 0x03 | ✓ | | MFR_OVP_NOCP_SET | D5h | R/W with PEC | 1 | 0x02 | ✓ | | MFR_OT_OC_SET | D6h | R/W with PEC | 1 | 0x09 | ✓ | | MFR_OC_PHASE_LIMIT | D7h | R/W with PEC | 1 | 0x11 (102A total, 25.5A per phase) | ✓ | | MFR_PGOOD_ON_OFF_<br>LIMIT | D9h | R/W with PEC | 1 | 0x00 | <b>√</b> | | MFR_VOUT_STEP | DAh | R/W with PEC | 1 | 0x04 | ✓ | | MFR CTRL | EAh | R/W with PEC | 2 | 0xE8 | ✓ | | | | | | 1 5= 5 | | ## Note: 10) For manufacturer use. Write-only. ## **OPERATION (01h)** The OPERATION command is a paged register. This command turns the converter output on and off in conjunction with input from the CTRL pin. It also sets V<sub>OUT</sub> to the upper or lower margin voltages. The device remains in the commanded operating mode until a subsequent OPERATION command (or a change in the state of the CTRL pin) instructs the converter to change to another mode. This command can re-enable the converter after a fault-triggered shutdown. Writing an off command followed by an on command clears all faults. Writing only an on command after a fault-triggered shutdown does not clear the fault registers. | Command | | OPERATION | | | | | | | | | |---------------|-----|-----------------|-----|-----|-----|-----|---|---|--|--| | Format | | Unsigned binary | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Access | R/W | R/W | R/W | R/W | R/W | R/W | R | R | | | | Function | | X | | | | | | | | | | Default Value | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Bits[7:6] | Bits[5:4] | Bits[3:2] | Bits[1:0] | On/Off | Margin State | 01h | |-----------|-----------|-----------|-----------|---------------|----------------------------|------| | 00 | XX | XX | XX | Immediate off | N/A | 0x00 | | 01 | XX | XX | XX | Soft shutdown | N/A | 0x60 | | 10 | 00 | XX | xx | On | Off | 0x80 | | 10 | 01 | 01 | XX | On | Margin low (ignore fault) | 0x94 | | 10 | 01 | 10 | xx | On | Margin low (act on fault) | 0x98 | | 10 | 10 | 01 | xx | On | Margin high (ignore fault) | 0xA4 | | 10 | 10 | 10 | XX | On | Margin high (act on fault) | 0xA8 | #### ON\_OFF\_CONFIG (02h) The ON\_OFF\_CONFIG command configures the combination of the CTRL pin input and PMBus commands required to turn the converter on and off. This includes how the converter responds when V<sub>IN</sub> is applied. | Command | | ON_OFF_CONFIG | | | | | | | | | |---------------|---|-----------------|---|-----|-----|------|----------|-------|--|--| | Format | | Unsigned binary | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Access | R | R | R | R/W | R/W | R/W | R/W | R | | | | Function | | Χ | | ON | OP | CTRL | POL_CTRL | DELAY | | | | Default value | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | | | #### ON The ON bit sets the default to either operate whenever $V_{IN}$ is present, or for the on/off operation to be controlled by the CTRL pin and PMBus commands. | Bit[4] Value | Description | |--------------|----------------------------------------------------------------------------------------------------------------------| | 0 | The converter starts up any time $V_{\text{IN}}$ is present, regardless of the state of the CTRL pin. | | 1 | The converter does not start up unless commanded by the CTRL pin and OPERATION command (as configured in bits[3:0]). | #### OP The OP bit controls how the converter responds to OPERATION commands. | Bit[3] Value | Description | |--------------|-------------------------------------------------------------------------------| | 0 | The converter ignores the ON bit in the OPERATION command from the PMBus. | | 1 | The converter responds to the ON bit in the OPERATION command from the PMBus. | MPM3695-100 Rev. 1.0 MonolithicPower.com 25 #### **CTRL** The CTRL bit controls how the converter responds to the CTRL pin. | Bit[2] Va | alue | Description | |-----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | | The converter ignores the CTRL pin (the device turning on and off is only controlled by the OPERATION command). | | 1 | | The converter requires the CTRL pin to be asserted to start up. Depending on bit[3] (OP), the OPERATION command may also be required to instruct the converter to start up. | #### POL CTRL The POL CTRL bit sets the polarity of the CTRL pin. This function is disabled. | Bit[1] Value | Description | |--------------|--------------------------------------------------------------| | 0 | Active low (pull the CTRL pin low to start the converter). | | 1 | Active high (pull the CTRL pin high to start the converter). | #### **DELAY** The DELAY bit sets the shutdown action when the converter is commanded off through the PMBus. This bit is read-only and cannot be modified by the end user. | Bit[0] Value | Description | |--------------|------------------------| | 0 | TOFF_DELAY, TOFF_FALL. | #### CLEAR\_FAULTS (03h) The CLEAR\_FAULTS command resets all stored warning and fault flags. If a fault or warning condition still exists when the CLEAR\_FAULTS command is issued, the ALT# signal may not be cleared, or may be reasserted almost immediately. Issuing a CLEAR\_FAULTS command does not cause the converter to restart in the event of a fault shutdown. To restart the device, issue an OPERATION on command after the fault condition is cleared. This command uses the PMBus to send the byte protocol. #### **WRITE PROTECT (10h)** The WRITE\_PROTECT command controls writing to the converter. The provides protection against accidental changes. All supported commands (registers) may have their parameters read, regardless of the WRITE\_PROTECT settings. | | | Bits | [7:0] | Valu | ıe | | | Description | |---|---------------|------|-------|------|----|---|---|--------------------------------------------------------------------------------------------------------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Enables writes to all registers. | | 0 | 0 1 0 0 0 0 | | | | | 0 | 0 | Disables all writes except to the WRITE_PROTECT, OPERATION, PAGE, ON_OFF_CONFIG, and VOUT_COMMAND registers. | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | Disables all writes except to the WRITE_PROTECT, OPERATION, and PAGE registers. | | 1 | 1 0 0 0 0 0 0 | | | | | 0 | 0 | Disables all writes except to the WRITE_PROTECT register. | When 10h is set to a value other than 0x00 to configure the MTP, register 15h can only be set through MPS's GUI. The MTP's E7h command cannot be used. For more details, see the MTP Programming section on page 23. The default value for this register is 0x00. # STORE\_USER\_ALL (15h) The STORE\_USER\_ALL command writes the data from the registers to the internal MTP(s). This occurs when the MPM3695-100 receives a STORE\_USER\_ALL command from the PMBus interface. The MPM3695-100 does not support the 15h command via the MTP. However, the device can accept the 15h command from MPS's GUI. For more details, see the MTP Programming section on page 23. The following registers can be stored using STORE\_USER\_ALL: - OPERATION (01h) - ON\_OFF\_CONFIG (02h) - WRITE PROTECT (10h) - VOUT COMMAND (21h) - VOUT\_MAX (24h) - VOUT\_MARGIN\_HIGH (25h) - VOUT\_MARGIN\_LOW (26h) - VOUT\_SCALE\_LOOP (29h) - VOUT MIN (2Bh) - VIN ON (35h) - VIN OFF (36h) - OT\_FAULT\_LIMIT (4Fh) - OT\_WARN\_LIMIT (51h) - VIN\_OV\_FAULT\_LIMIT (55h) - VIN\_OV\_WARN\_LIMIT (57h) - VIN\_UV\_WARN\_LIMIT (58h) - TON\_DELAY (60h) - TON\_RISE (61h) - TOFF DELAY (64h) - MFR\_CTRL\_COMP (D0h) - MFR\_CTRL\_VOUT (D1h) - MFR CTRL OPS (D2h) - MFR ADDR PMBUS (D3h) - MFR\_VOUT\_FAULT\_LIMIT (D4h) - MFR OVP NOCP SET (D5h) - MFR\_OT\_OC\_SET (D6h) - MFR OC PHASE LIMIT (D7h) - MFR\_PGOOD\_ON\_OFF\_LIMIT (D9h) - MFR VOUT STEP (DAh) - MFR\_CTRL (EAh) #### RESTORE\_USER\_ALL (16h) The RESTORE\_USER\_ALL command instructs the MPM3695-100 to copy the entire contents of the MTP to the matching locations in the registers. The values in the registers are overwritten by the values retrieved from the MTP. Any items in the MTP that do not have matching locations in the operating memory are ignored. This command can be used while the MPM3695-100 is operating, but the device may be unresponsive. This command is write-only. ## **CAPABILITY (19h)** The CAPABILITY command returns information about the PMBus functions supported by the MPM3695-100. This command is read with the PMBus read byte protocol. | Command | | | | CAPAI | BILITY | | | | | | | | |---------------|-------------------------------------------------------------|--------|---------|---------|----------|--|--|--|--|--|--|--| | Format | | | | Unsigne | d binary | | | | | | | | | Bit | 7 | 6 | 2 | 1 | 0 | | | | | | | | | Access | R R R R R | | | | | | | | | | | | | Function | PEC | MAX_BU | S_SPEED | ALERT | X | | | | | | | | | Default Value | 1 | 0 | 1 | 1 | 0 0 0 0 | | | | | | | | | Details | PEC supported, max speed 1MHz, supports PMBus alert and ARA | | | | | | | | | | | | | Bits[6:5 | 5] Value | Meaning | |----------|----------|--------------------------------------------| | 0 | 0 | The maximum supported bus speed is 100kHz. | | 0 | 1 | The maximum supported bus speed is 1MHz. | | 1 | 0 | The maximum supported bus speed is 400kHz. | | 1 | 1 | Reserved. | The default value for this register is 0xB0. #### VOUT\_MODE (20h) The VOUT\_MODE command reads and commands $V_{\text{OUT}}$ . The 3MSB are used to determine the data format (only direct format is supported), and the remaining 5 bits represent the exponent used in the $V_{\text{OUT}}$ read/write commands. The default value for this register is 0x40. ## **VOUT\_COMMAND (21h)** The VOUT\_COMMAND command sets $V_{OUT}$ . To calculate the feedback reference voltage, multiply VOUT\_COMMAND by VOUT\_SCALE\_LOOP. For more details, see the Setting the Output Voltage section on page 43. | Command | | | | | | | VC | UT_C | AMMC | ND | | | | | | | |---------------|-----------|---|---|------------------------------------------|---|---|----|------|------|----|---|---|---|-----|---|---| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit | 15 | | | | | | | | | | | | | | 0 | | | Access | R | R | R | R R/W R/W R/W R/W R/W R/W R/W R/W R/W R/ | | | | | | | | | | R/W | | | | Function | X 2mV/LSB | | | | | | | | | | | | | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | The value is unsigned and 1LSB = 2mV. The default value of 21h is 1.2V, meaning the default value of this register is 0x0258. #### VOUT MAX (24h) The VOUT\_MAX command sets an upper limit on $V_{OUT}$ , regardless of any other commands or combinations. VOUT\_MAX provides a safeguard against the user accidentally setting $V_{OUT}$ too high. It does not replace over-voltage protection (OVP). | Command | | | | | | | | VOUT | _MAX | | | | | | | | |---------------|----------------------|--------------------------------------|---|---|-----|-----|-----|------|------|-----|-----|-----|-----|-----|-----|-----| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit | 15 | 5 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R | R | R | R | R/W | Function | X 2mV/LSB | | | | | | | | | | | | | | • | | | Default Value | efault Value 0 0 0 0 | | | | | | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | If an attempt is made to set V<sub>OUT</sub> to a level that exceeds VOUT\_MAX, the device takes the following actions: - 1. The commanded V<sub>OUT</sub> is set to VOUT MAX. - 2. The VOUT bit is set in STATUS\_WORD. - 3. The VOUT\_MAX\_MIN warning bit is set in the STATUS\_VOUT register. - 4. The device notifies the host. The value is unsigned and 1LSB = 2mV. The maximum value of VOUT\_MAX is 6V, and the default value is 6V. The default value of this register is 0x0BB8h. # **VOUT\_MARGIN\_HIGH (25h)** | Command | | | | | | | VOU | T_MAF | RGIN_H | HIGH | | | | | | | |---------------|----|-----------|---|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|-------|--------|------|---|---|---|---|---|---| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit | 15 | | | | | | | | | | | | | | 0 | | | Access | R | R | R | R | R/W | | | | | | | | | | | | | Function | | X 2mV/LSB | | | | | | | | | | | | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | The value is unsigned and 1LSB = 2mV. The default value is 1.344V, meaning the default value of this register is 0x02A0. #### VOUT\_MARGIN\_LOW (26h) | Command | | | | | | | VOU | IT_MAI | RGIN_I | LOW | | | | | | | |---------------|---------------------------------|--------------------------------------|---|---|---------|-----|-----|--------|--------|-----|-----|-----|-----|-----|-----|-----| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit | 15 | 5 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R | R | R | R | R/W | Function | | ) | < | | 2mV/LSB | | | | | | | | | | | | | Default Value | 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 0 | | | | | | | | | | 0 | | | | | | The value is unsigned and 1LSB = 2mV. The default value is 1.02V, meaning the default value of this register is 0x1fe. #### VOUT\_SCALE\_LOOP (29h) The VOUT\_SCALE\_LOOP sets the feedback resistor divider ratio, which is equal to (V<sub>OSNS+</sub> - V<sub>OSNS-</sub>) / V<sub>OUT</sub>. This command should match the actual value of the feedback resistor divider, regardless of whether it is an external or internal feedback resistor divider. | Command | | | | | | | VOL | JT_SC | ALE_L | OOP | | | | | | | |---------------|-------------|-----|-----|-----|-----|-----|-----|-------|-------|-----|---|---|---|---|---|---| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit | 15 | | | | | | | | | | | | | | | | | Access | R/W | | | | | | | Function | X 0.001/LSB | | | | | | | | | | | | | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | The value is unsigned and 1LSB = 0.001. The default value is 0.5, meaning the default value of this register is 0x01F4. MPM3695-100 Rev. 1.0 MonolithicPower.com 29 ## VOUT\_MIN (2Bh) The VOUT\_MIN command sets a lower limit on the converter's $V_{OUT}$ , regardless of any other commands or combinations. VOUT\_MIN provides a safeguard against a user accidentally setting $V_{OUT}$ too low. It does not replace under-voltage protection (UVP). | Command | | | | | | | | VOUT | _MIN | | | | | | | | |---------------|-----------------------------|--------------------------------------------------------------------|---|---|-----|-----|-----|------|------|-----|-----|-----|-----|-----|-----|-----| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit | 15 | 5 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R | R | R | R | R/W | Function | X 2mV/LSB | | | | | | | | | | | | | | | | | Default Value | e 0 0 0 0 0 0 0 0 1 1 1 1 0 | | | | | | | | | | 1 | 0 | | | | | If an attempt is made to program $V_{\text{OUT}}$ below the limit set by this command, the device takes the following actions: - 1. The commanded V<sub>OUT</sub> is set to VOUT\_MIN. - 2. The VOUT bit is set in STATUS WORD. - 3. The VOUT\_MAX\_MIN warning bit is set in the STATUS\_VOUT register. - 4. The device notifies the host. The minimum value of VOUT\_MIN is 0.5V. The value is unsigned and 1LSB = 2mV. The default value is 0.5V, meaning the default value of this register is 0x00FA. ## VIN\_ON (35h) The VIN\_ON command sets the $V_{IN}$ value at which the converter starts to run if all other required startup conditions are met. VIN\_ON should be always set above VIN\_OFF with a sufficient margin so that there is no bouncing between VIN\_ON and VIN\_OFF during power conversion. | Command | | | | | | | | VIN | _ON | | | | | | | | |---------------|---------------------------------|--------------------------------------------------------------------|---|---|---|---|---|-----|-----|---|-----|-----|-----|-----|-----|-----| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit | 15 | 5 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Function | | X 250mV/LSB | | | | | | | | | | | | | | | | Default Value | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | | | | | | | | | | 0 | 0 | | | | The value is unsigned and 1LSB = 250mV. The default value is 4V. #### VIN OFF (36h) The VIN\_OFF command sets the $V_{IN}$ value at which the converter, once operation has started, should stop power conversion. VIN\_OFF should always be set below VIN\_ON with a sufficient margin so that there is no bouncing between VIN\_OFF and VIN\_ON during power conversion. | Command | | | | | | | | VIN_ | OFF | | | | | | | | |---------------|----|----------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|---|---|------|-----|---|---|---|---|---|---|---| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit | 15 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R | R R R R R R R R R R R R R R R R R R R | | | | | | | | | | | | | | | | Function | | X 250mV/LSB | | | | | | | | | | | | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | The value is unsigned and 1LSB = 250mV. The default value is 2.75V. ## OT\_FAULT\_LIMIT (4Fh) The OT\_FAULT\_LIMIT command reads and configures the threshold for over-temperature (OT) fault detection. If the measured temperature exceeds this value, an OT fault is triggered. The MPM3695-100 resumes normal operation after OTP based on the OT\_RESPONSE in register MFR\_OT\_OC\_SET (D6h). If an OT fault occurs, the OT fault flags are set in STATUS\_BYTE (78h) and STATUS\_WORD (79h), and the ALT# signal is asserted. Once the measured temperature falls below the value in this register, the MOSFET may switch back on with the OPERATION command when the device is operating in latch-off mode. The minimum temperature fault detection time should be shorter than 20ms. The temperature range is 0°C to 255°C. If an OT fault occurs when the temperature exceeds this register value, the MPM3695-100 attempts to auto-retry once the temperature drops 20°C below this register value. | Command | | | | | | | 0 | T_FAU | LT_LIM | 1IT | | | | | | | |---------------|----|----------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|---|---|-------|--------|-----|---|---|---|---|---|---| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit | 15 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R | R | | | | | | | | | | | | | | | | Function | | X 1°C/LSB | | | | | | | | | | | | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | The value is unsigned and 1LSB = 1°C. The default value is 160°C, meaning the default value for this register is 00a0h. OT\_FAULT\_LIMIT should be set below 160°C. If OT\_FAULT\_LIMIT is set above 160°C, the register value is ignored and the MPM3695-100 enters thermal shutdown if the junction temperature reaches 160°C. Table 9 shows the relationship between the direct values and real-world values. Table 9: Direct vs. Real-World OT Values | Direct Value | Real-World Value (°C) | |--------------|-----------------------| | 0000 0000 | 0 | | 0000 0001 | 1 | | 1111 1111 | 255 | #### OT\_WARN\_LIMIT (51h) The OT\_WARN\_LIMIT commands reads and configures the threshold for over-temperature (OT) warning detection. If the sensed temperature exceeds this value, an OT warning is triggered. If an OT warning occurs, the OT warning flags are set in STATUS\_BYTE (78h) and STATUS\_WORD (79h), and the ALT# signal is asserted. The minimum temperature warning detection time should be shorter than 20ms. | Command | | | | | | | 0 | T_WAF | RN_LIM | IIT | | | | | | | |---------------|----|------------------------------------|---|---|---|---|---|-------|--------|-----|---|---|---|---|---|---| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit | 15 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R | R | | | | | | | | | | | | | | | | Function | | X 1°C/LSB | | | | | | | | | | | | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | The value is unsigned and $1LSB = 1^{\circ}C$ . The default value is $140^{\circ}C$ , meaning the default value for this register is 0x8Ch. OT\_WARN\_LIMIT should be set below 160°C. The relationship between the direct value and real-world values are the same as OT\_FAULT\_LIMIT. ## VIN\_OV\_FAULT\_LIMIT (55h) The VIN\_OV\_FAULT\_LIMIT command reads and configures the threshold for $V_{IN}$ over-voltage (OV) fault detection. If $V_{IN}$ exceeds the value in this register, $V_{IN}$ OV fault flags are set in the respective registers and the MPM3695-100 disables the power stage. If $V_{IN}$ drops below VIN\_OV\_FAULT\_LIMIT, the MPM3695-100 resumes normal operation. | Command | | | | | | | VIN_ | OV_F/ | \ULT_I | IMIT | | | | | | | |---------------|----|------------------------------------|---|---|---|---|------|-------|--------|------|---|---|---|---|---|---| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit | 15 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R | R R R R R R R R R R RW RW RW RW RW | | | | | | | | | | | | | | | | Function | | X 500mV/LSB | | | | | | | | | | | | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | The value is unsigned and 1LSB = 500mV. VIN\_OV\_FAULT\_LIMIT should not be set above 18V. #### VIN\_OV\_WARN\_LIMIT (57h) The VIN\_OV\_WARN\_LIMIT command reads and configures the threshold for $V_{IN}$ over-voltage (OV) warning detection. If $V_{IN}$ exceeds the value in this register, the $V_{IN}$ OV warning flags are set in the respective registers and the ALT# signal is asserted. | Command | | | | | | | VIN_ | OV_W | ARN_L | IMIT | | | | | | | |---------------|----|--------------------------------------------------------------------------------------------|---|---|---|---|------|------|-------|------|---|---|---|---|---|---| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit | 15 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R | R R R R R R R R R R | | | | | | | | | | | | | | | | Function | | X 500mV/LSB | | | | | | | | | | | | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | The value is unsigned and 1LSB = 500mV. VIN\_OV\_WARN\_LIMIT should not be set above 17V. #### VIN UV WARN LIMIT (58h) The VIN\_UV\_WARN\_LIMIT command reads and configures the threshold for the $V_{IN}$ under-voltage (UV) fault detection. If $V_{IN}$ falls below the value in this register, then the $V_{IN}$ UV warning flags are set in the respective registers and the ALT# signal is asserted. | Command | | | | | | | VIN_ | UV_W | ARN_L | IMIT | | | | | | | |---------------|----|----------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|---|------|------|-------|------|---|---|---|---|---|---| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit | 15 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R | R R R R R R R R R R | | | | | | | | | | | | | | | | Function | | X 250mV/LSB | | | | | | | | | | | | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | The value is unsigned and 1LSB = 250mV. The default value is 0.25V, meaning the default value for this register is 0x01. ## TON\_DELAY (60h) The TON\_DELAY command sets the time from when a start command is received (as configured by the ON\_OFF\_CONFIG command) until V<sub>OUT</sub> starts to rise. | Command | | | | | | | | TON_I | DELAY | | | | | | | | |---------------|----|----------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|---|---|-------|-------|---|---|---|---|---|---|---| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit | 15 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R | R R R R R R R R R R | | | | | | | | | | | | | | | | Function | | X 4ms/LSB | | | | | | | | | | | | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | The value is unsigned and 1LSB = 4ms. The maximum value for this register is 0x0100 (1024ms). The default value is 0ms. # TON\_RISE (61h) The TON\_RISE command sets the soft-start time from when $V_{\text{OUT}}$ starts to rise until it reaches the regulation point. | Command | | | | | | | | TON | RISE | | | | | | | | |---------------|----|---------------------------------------|---|---|---|---|---|-----|------|---|---|---|---|---|---|---| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit | 15 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R | R R R R R R R R R R R R R R R R R R R | | | | | | | | | | | | | | | | Function | | X 1ms/LSB | | | | | | | | | | | | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | Only the following values are supported: 3'b000: 1ms3'b001: 2ms3'b010: 4ms3'b011: 8ms • 3'b100 and up: 16ms The default value is 4ms, meaning the default value for this register is 0x02. #### TOFF\_DELAY (64h) The TOFF\_DELAY command sets the from when EN turns off to when V<sub>OUT</sub> starts to fall. | Command | | | | | | | • | TOFF_ | DELAY | / | | | | | | | |---------------|----|----------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|---|---|-------|-------|---|---|---|---|---|---|---| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit | 15 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R | R | | | | | | | | | | | | | | | | Function | | X 4ms/LSB | | | | | | | | | | | | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | The value is unsigned and 1LSB = 4ms. The maximum value is FFh (1020ms). The default value is 0ms. ## STATUS\_BYTE (78h) The STATUS\_BYTE command returns the value of certain flags indicating the MPM3695-100's status. Accesses to this command use the read byte protocol. To clear the bits in this register, the underlying fault must first be removed, then a CLEAR\_FAULTS command must be issued. | Bit<br>s | Name | Behavio<br>r | Default | Description | |----------|-----------------------|--------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RESERVED | N/A | 0 | Always reads as 0. | | 6 | OFF | Live | 0 | 0: The device is enabled 1: The device is disabled. This may be due to a V <sub>IN</sub> under-voltage (UV) or over-voltage fault (OV), or from receiving an OPERATION off command | | 5 | VOUT_OV | Latch | 0 | 0: No V <sub>OUT</sub> OV fault has occurred<br>1: A V <sub>OUT</sub> OV fault has occurred | | 4 | IOUT_OC_FAULT | Latch | 0 | 0: No over-current (OC) fault has occurred 1: An OC fault has occurred | | 3 | VIN_UV | N/A | 0 | Not supported, always reads as 0. | | 2 | OT_FAULT_<br>WARN | Latch | 0 | No over-temperature (OT) warning or fault has occurred An OT warning or fault has occurred | | 1 | COMM_ERROR | Latch | 0 | No communication error has occurred A communication error has occurred | | 0 | NONE_OF_THE_<br>ABOVE | Latch | 0 | O: No other fault or warning has occurred 1: A fault or warning not listed in bits[7:1] has occurred | # STATUS\_WORD (79h) The STATUS\_WORD command returns the value of certain flags indicating the MPM3695-100's status. To clear the bits in this register, the underlying fault must first be removed, then a CLEAR\_FAULTS command must be issued. | Bits | Name | Behavior | Default | Description | |-------------|-------------|----------|---------|-------------------------------------------------------------------------------------------------------------| | 15 | VOUT_STATUS | Latch | 0 | 0: No V <sub>OUT</sub> fault or warning has occurred<br>1: A V <sub>OUT</sub> fault or warning has occurred | | 14 | IOUT_STATUS | Latch | 0 | 0: No louτ fault has occurred 1: An louτ fault has occurred | | 13 | VIN_STATUS | Latch | 0 | 0: No V <sub>IN</sub> fault has occurred 1: A V <sub>IN</sub> fault has occurred. | | 12 | MFR_STATUS | N/A | 0 | Always reads as 0. | | 11 | POWER_GOOD# | Live | 0 | 0: A power good (PG) signal has been asserted 1: A PG signal has not been asserted | | 10 | RESERVED | N/A | 0 | Always reads as 0. | | 9 | RESERVED | N/A | 0 | Always reads as 0. | | 8 | UNKNOWN | Latch | 0 | O: No other fault has occurred 1: A fault type not specified in bits[15:1] has been detected. | | Low<br>Byte | STATUS_BYTE | N/A | 0 | See the description for STATUS_BYTE (78h). | ## STATUS\_VOUT (7Ah) The STATUS\_VOUT command returns 1 data byte with information related to Vout faults. | Bits | Name | Behavior | Default | Description | |------|---------------|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | VOUT_OV_FAULT | Latch | 0 | 0: No Vout over-voltage (OV) fault has occurred 1: A Vout OV fault has occurred | | 6 | RESERVED | Latch | 0 | Always reads as 0. | | 5 | RESERVED | Latch | 0 | Always reads as 0. | | 4 | VOUT_UV_FAULT | Latch | 0 | 0: No V <sub>OUT</sub> under-voltage (UV) fault has occurred 1: A V <sub>OUT</sub> UV fault has occurred | | 3 | VOUT_MAX_MIN | Latch | 0 | 0: No VOUT_MAX or VOUT_MIN warning has occurred 1: An attempt has been made to set V <sub>OUT</sub> to a value above VOUT_MAX or below VOUT_MIN | | 2 | RESERVED | N/A | 0 | Always reads as 0. | | 1 | RESERVED | N/A | 0 | Always reads as 0. | | 0 | UNKNOWN | Latch | 0 | 0: No other fault has occurred 1: A fault type not specified in bits[15:1] of STATUS_WORD has occurred | ## STATUS\_IOUT (7Bh) | Command | STATUS_IOUT | | | | | | | | | | | | | | | |---------------|-----------------|-----------------|---------------------|---|---|---|---|---|--|--|--|--|--|--|--| | Format | Unsigned binary | | | | | | | | | | | | | | | | Bit | 7 6 | | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | | | | | | Function | IOUT_OC | VIN_OV_<br>WARN | IOUT_OC_<br>WARNING | Х | | | | | | | | | | | | | Default Value | 0 | 0 | 0 0 | | 0 | 0 | 0 | 0 | | | | | | | | # STATUS\_INPUT (7Ch) The STATUS\_INPUT command returns the value of certain flags indicating the device's $V_{\text{IN}}$ status. To clear the bits in this register, the underlying fault or warning must first be removed, then a CLEAR\_FAULTS command must be issued. | Bits | Name | Behavior | Default | Description | |------|--------------|----------|---------|-------------------------------------------------------------------------------------------------------------------------| | 7 | VIN_OV_FAULT | R/Latch | 0 | No over-voltage (OV) condition has been detected on the OV pin An OV condition has been detected on the OV pin | | 6 | VIN_OV_WARN | R/Latch | 0 | No OV condition has been detected on the VIN pin An OV condition has been detected on the VIN pin | | 5 | VIN_UV_WARN | R/Latch | 0 | 0: No under-voltage (UV) condition has been detected on the VIN pin 1: An UV condition has been detected on the VIN pin | | 4:0 | RESERVED | R | 0 | Always reads as 0000. | # **STATUS\_TEMPERATURE (7Dh)** The STATUS\_TEMPERATURE returns the value of flags indicating an over-temperature (OT) fault or OT warning. To clear bits in this register, the underlying fault must first be removed, then a CLEAR\_FAULTS command must be issued. | Bits | Name | Behavior | Default | Description | |------|------------|----------|---------|--------------------------------------------------------------------------| | 7 | OT_FAULT | R/Latch | 0 | No over-temperature (OT) fault has occurred An OT fault has occurred | | 6 | OT_WARNING | R/Latch | 0 | No OT warning has occurred An OT warning has occurred | | 5:0 | RESERVED | R | 0 | Always reads as 0. | ## STATUS\_CML (7Eh) | Command | STATUS_CML | | | | | | | | | | | | | | | |---------------|--------------------------------|-----------------------------|---|-----------------------|---|---|-------------|----------------|--|--|--|--|--|--|--| | Format | Unsigned binary | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | | | | | | Function | Invalid or unsupported command | Invalid or unsupported data | Х | Memory fault detected | Х | Х | Other fault | Memory<br>busy | | | | | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | # READ\_VIN (88h) The READ\_VIN command returns the 10-bit measured V<sub>IN</sub> value. | Command | | READ_VIN | | | | | | | | | | | | | | | |---------------|----|----------|----|----|----|----|----------|---|---|---|---|---|---|---|---|---| | Format | | Direct | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Function | | | ) | < | | | 25mV/LSB | | | | | | | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### **READ VOUT (8Bh)** The READ\_VOUT command returns the 13-bit measured Vout value. | Command | | READ_VOUT | | | | | | | | | | | | | | | |---------------|-------|-----------|----|------------|----|----|---|---|---|---|---|---|---|---|---|---| | Format | | Direct | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Function | | Χ | | 1.25mV/LSB | | | | | | | | | | | | | | Default Value | 0 0 0 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## READ\_IOUT (8Ch) The READ\_IOUT command returns the 14-bit measured $I_{OUT}$ value. This value is also compared to IOUT OC FAULT LIMIT and IOUT OC WARN LIMIT, and affects STATUS IOUT. | Command | | READ_IOUT | | | | | | | | | | | | | | | |---------------|----|--------------|----|----|----|----|---|---|---|---|---|---|---|---|---|---| | Format | | Direct | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Function | > | X 62.5mA/LSB | | | | | | | | | | | | | | | | Default value | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | MPM3695-100 Rev. 1.0 MonolithicPower.com **36** # READ\_TEMPERATURE\_1 (8Dh) The READ\_TEMPERATURE\_1 command returns the internal sensed temperature. This value is also used internally for over-temperature (OT) fault and warning detection. This value ranges between 40°C and 215°C. | Command | | READ_TEMPERATURE_1 | | | | | | | | | | | | | | | |---------------|----|--------------------------|----|----|----|----|---------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Format | | Two's complement integer | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R | R | R | R/W | Function | X | | | | | | 1°C/LSB | | | | | | | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | READ\_TEMPERATURE\_1 is a 2-byte, two's complement integer. Bit[9] is the signed bit. Table 10 shows the relationship between the direct values and real-world values. Table 10: Direct vs. Real-World Values | Sign | Direct Value | Real-World Value (°C) | |------|--------------|-----------------------| | 0 | 0 0000 0000 | 0 | | 0 | 0 0000 0001 | +1 | | 0 | 1 1111 1111 | +511 | | 1 | 0 0000 0001 | -511 | | 1 | 1 1111 1111 | -1 | # PMBUS\_REVISION (98h) The PMBUS\_REVISION command returns the PMBus protocol revision to which the device is compliant. Access to this command uses the read byte protocol. Bits[7:4] indicate the PMBus revision of specification Part I to which the device is compliant. Bits[3:0] indicate the revision of specification Part II to which the device is compliant. | Command | | PMBUS_REVISION | | | | | | | | | |---------------|---|-----------------|---|---|---|---|---|---|--|--| | Format | | Unsigned binary | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Access | R | R | R | R | R | R | R | R | | | | Default Value | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | | Bits[7:4] always reads as 4'b0011 to indicate PMBus specification Part I, Revision 1.3. Bits[3:0] always reads as 4'b0011 to indicate PMBus specification Part II, Revision 1.3. #### MFR CTRL COMP (D0h) The MFR\_CTRL\_COMP command adjusts loop compensation. | Bit<br>s | Name | Acces<br>s | Behavio<br>r | Defaul<br>t | Description | |----------|----------|------------|--------------|-------------|-------------------------------------------------------------------------| | 7:5 | RESERVED | R/W | Live | 0000 | Reserved. | | 4 | CFF | R/W | Live | 0 | Sets the feed-forward capacitance (C <sub>FF</sub> ). 0: 20pF 1: 50pF | | 3:1 | RAMP | R/W | Live | 110 | Sets the internal ramp compensation to stabilize the loop. The actual ramp amplitude is related to the selection from register EAh, bit[3]. See the table below for more details. EAh, Bit[3] = 1 (Multi-Phase) 000: 8.6mV 001: 15mV 010: 27mV 011: 45mV 100: 13mV 101: 23mV 110: 41mV 111: 68mV | |-----|---------------------------|-----|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | SLAVE_FAULT_<br>DETECTION | R/W | Live | 1 | Enables the slave fault detection function through the PG pin. 0: Slave-phase fault detection is enabled 1: Slave-phase fault detection is disabled | The default value of D0h is 0x0D. # MFR\_CTRL\_VOUT (D1h) The MFR\_CTRL\_VOUT command adjusts the MPM3695-100's V<sub>OUT</sub> behaviors. | Bits | Name | Access | Behavior | Default | Description | |------|-----------|--------|----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RESERVED | R/W | Live | 0 | Reserved. | | 6 | 6 VO_ | R/W | Live | 0 | Enables active $V_{\text{OUT}}$ discharging when the MPM3695-100 is commanded to turn off through CTRL or an OPERATION off command. | | | DISCHARGE | | | | 1: V <sub>OUT</sub> discharges at CTRL low<br>0: No active V <sub>OUT</sub> discharging | | 5:2 | PG_DELAY | R/W | Live | 0000 | Set the PG pull-high time after soft-start finishes. 0000: 2ms 0001: 3ms | | 1:0 | VO_RANGE | R/W | Live | 00 | Chooses the voltage divider radio. 00: External voltage divider 01: Internal voltage divider: VREF / VOUT = 0.4V to 1.344V 10: Internal voltage divider: VREF / VOUT = 0.7V to 2.688V 11: Internal voltage divider: VREF / VOUT = 1.3V to 5.376V | # MFR\_CTRL\_OPS (D2h) The MFR\_CTRL\_OPS command sets the switching frequency (fsw) and light-load operation mode. | Bits | Name | Access | Behavior | Default | Description | |------|-------------------------|--------|----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------| | 7:3 | RESERVED | N/A | N/A | 00000 | Reserved. | | 2:1 | SWITCHING_<br>FREQUENCY | R/W | Live | 01 | 00: Set f <sub>SW</sub> to 400kHz<br>01: Set f <sub>SW</sub> to 600kHz<br>10: Set f <sub>SW</sub> to 800kHz<br>11: Set f <sub>SW</sub> to 1000kHz | MPM3695-100 Rev. 1.0 MonolithicPower.com 38 # MPM3695-100 - 16V, 100A, SCALABLE DC/DC POWER MODULE WITH PMBUS | 0 | SKIP_CCM(SYNC) | R/W | Live | 1 | O: Pulse-skip mode (PSM) at light loads Forced continuous conduction mode (FCCM) at light loads | |---|----------------|-----|------|---|-----------------------------------------------------------------------------------------------------| |---|----------------|-----|------|---|-----------------------------------------------------------------------------------------------------| The default value of this register is 0x03. # MFR\_ADDR\_PMBUS (D3h) | Command | MFR_ADDR_PMBUS | | | | | | | | | |---------------|----------------|--------|-----------|-----------|-----|-----|-----|-----|--| | Format | | Direct | | | | | | | | | Bit | 7 | 6 | 6 5 4 3 2 | | | | | 0 | | | Access | R/W | | Function | ENABLE | | ADDR | | | | | | | | Default Value | 0 | 0 | 1 | 1 1 0 0 0 | | | | | | | Bits | Name | Description | | | | | |------|--------|------------------------------------------------------------------------------------------------------|--|--|--|--| | 7 | ENABLE | The address is determined by bits[6:0] of this command The address is determined by the ADDR pin | | | | | | 6:0 | ADDR | Determines the PMBus address if bit[7] of this command is set to 1. | | | | | The default value of D3h is 0x30. # MFR\_VOUT\_FAULT\_LIMIT (D4h) The MFR\_VOUT\_FAULT\_LIMIT command sets the over-voltage protection (OVP) thresholds. | Bits | Name | Access | Behavior | Default | Description | |------|-------------|--------|----------|---------|---------------------------------------------------------------------------------------------------------------------| | 7:4 | RESERVED | N/A | N/A | 0000 | Reserved. | | 3:2 | OV_EXIT_TH | R/W | Live | 00 | 00: 10% of V <sub>REF</sub> 01: 50% of V <sub>REF</sub> 10: 80% of V <sub>REF</sub> 11: 102.5% of V <sub>REF</sub> | | 1:0 | OV_ENTER_TH | R/W | Live | 11 | 00: 115% of V <sub>REF</sub> 01: 120% of V <sub>REF</sub> 10: 125% of V <sub>REF</sub> 11: 130% of V <sub>REF</sub> | All OVP thresholds are relative to V<sub>REF</sub>. # MFR\_OVP\_NOCP\_SET (D5h) The MFR\_OVP\_NOCP\_SET command sets the $V_{OUT}$ over-voltage protection (OVP) responses and the negative over-current protection (NOCP) delay time. | Bits | Name | Access | Behavior | Default | Description | |------|----------------------|--------|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | RESERVED | N/A | N/A | 0000 | Reserved. | | 3 | DELAY_NOCP | R/W | Live | 0 | 0: 100ns delay after NOCP<br>1: 200ns delay after NOCP | | 2 | RESERVED | N/A | N/A | N/A | Reserved. | | 1:0 | VOUT_OV_<br>RESPONSE | R/W | Live | 10 | <ul> <li>00: Latch-off mode with V<sub>OUT</sub> discharging</li> <li>01: Latch-off mode without V<sub>OUT</sub> discharging in discontinuous conduction mode (DCM)</li> <li>10: Hiccup mode with V<sub>OUT</sub> discharging</li> <li>11: Hiccup mode without V<sub>OUT</sub> discharging in DCM</li> </ul> | MPM3695-100 Rev. 1.0 MonolithicPower.com 39 Bits[1:0] (VOUT\_OV\_RESPONSE) tell the converter how to respond to a V<sub>OUT</sub> over-voltage (OV) fault. If an OV fault occurs, the device also takes the following actions: - 1. Sets the VOUT\_OV bit in STATUS\_BYTE. - 2. Sets the VOUT bit in STATUS\_WORD. - 3. Sets the V<sub>OUT</sub> over-voltage fault bit in STATUS\_VOUT. - 4. Notifies the host by asserting the ALERT pin. The four OV responses are described in greater detail below. - <u>Latch-off mode with V<sub>OUT</sub> discharging</u>: If the device reaches the over-voltage (OV) threshold, the LS-FET turns on until it reaches NOCP. Then the LS-FET turns off for a fixed time before turning on again. This process continues until V<sub>FB</sub> drops below the OVP exit threshold set by register D4h, bits[3:2]. Then the LS-FET turns off. If V<sub>FB</sub> exceeds the OV entry threshold again, then the LS-FET turns on again to discharge V<sub>OUT</sub>. The converter does not attempt to restart until power is cycled on either VIN, VCC, or CTRL. - <u>Latch-off mode without V<sub>OUT</sub> discharging (only effective in DCM)</u>: If the device reaches the OV entry threshold, the LS-FET turns on. When the inductor current reaches 0A, the converter enters Hi-Z mode (output disabled) and the converter stops discharging V<sub>OUT</sub>. The converter does not attempt to restart until power is cycled on either VIN, VCC, or CTRL. - Hiccup mode with V<sub>OUT</sub> discharging: If the device reaches the OV entry threshold, the LS-FET turns on until the device reaches NOCP. Then the LS-FET turns off for a fixed time before turning on again. This process continues until V<sub>FB</sub> drops below the OVP exit threshold set by register D4h, bits[3:2]. Then the LS-FET turns off and a new soft start is initiated. - <u>Hiccup mode without V<sub>OUT</sub> discharging</u>: If the device reaches the OV entry threshold, the LS-FET turns on until the device reaches NOCP. Then a new soft start is initiated. The default value of this register is 0x02. #### MFR OT OC SET (D6h) The MFR\_OT\_OC\_SET command sets the over-current protection (OCP) response and the over-temperature protection (OTP) hysteresis. It is a 1-byte command. | Bits | Name | Access | Behavior | Default | Description | |------|-------------|--------|----------|------------------------------------|----------------------------------------------------------------------------------------------------------| | 7:4 | RESERVED | N/A | N/A | N/A | Reserved. | | 3 | OC_RESPONSE | R/W | Live | 01 0: Latch-off mode 1: Retry mode | | | 2:1 | OT_HYST | R/W | Live | 00 | 00: 20°C<br>01: 25°C<br>10: 30°C<br>11: 35°C | | 0 | OT_RESPONSE | R/W | Live | 1 | O: Latch-off mode 1: Retry after the temperature drops by the value set by bits[2:1] of this command | The OCP hiccup time is about 5 times the soft-start time set by TON\_RISE (61h). The default value of this register is 0x09. # MFR\_OC\_PHASE\_SET (D7h) The MFR\_OC\_PHASE\_SET command sets the inductor valley current limit for each individual phase. This is a cycle-by-cycle current limit. After 31 consecutive over-current (OC) cycles, OCP is triggered. This is a 1-byte command. | Bits | Name | Access | Behavior | Default | Description | | |------|----------|--------|----------|---------|--------------------------|--| | 7:5 | RESERVED | N/A | N/A | 000 | Reserved. | | | 4:0 | OC_LIMIT | R/W | Live | 10001 | Current limit. 1.5A/LSB. | | The value is unsigned and 1LSB = 1.5A. The default value is 25.5A for a single-phase inductor valley current limit. # MFR\_PGOOD\_ON\_OFF\_LIMIT (D9h) The MFR\_PGOOD\_ON\_OFF\_LIMIT command sets the PGOOD on and off thresholds. | Bits | Name | Access | Behavior | Default | Description | |------|----------|--------|----------|---------|---------------------------------------------------------------------------------------------------------------------| | 7:4 | RESERVED | N/A | N/A | 000 | Reserved. | | 3:2 | PG_OFF | R/W | Live | 00 | 00: 69% of V <sub>REF</sub> 01: 74% of V <sub>REF</sub> 10: 79% of V <sub>REF</sub> 11: 84% of V <sub>REF</sub> | | 1:0 | PG_ON | R/W | Live | 00 | 00: 90% of V <sub>REF</sub> 01: 92.5% of V <sub>REF</sub> 10: 95% of V <sub>REF</sub> 11: 97.5% of V <sub>REF</sub> | PG\_OFF also sets the under-voltage protection (UVP) threshold. If V<sub>FB</sub> drops below the PG\_OFF level, the MPM3695-100 triggers UVP. The device responds to UVP the same way it responds to over-current protection (OCP). Any fault condition pulls PG low. #### MFR VOUT STEP (DAh) The MFR\_VOUT\_STEP command sets the $V_{\text{OUT}}$ transition slew rate after soft start finishes. It does not determine the $V_{\text{OUT}}$ slew rate during soft start. | Bits | Name | Access | Behavior | Default | Description | |------|-----------|--------|----------|---------|-------------------------------------| | 7:4 | RESERVED | N/A | N/A | 0000 | Reserved. | | 3:0 | VOUT_STEP | R/W | Live | 0100 | 0000: 20μs/2mV<br>1LSB = 2.5μs/2mV. | The default value of this register is 0x04. ## MFR\_CTRL (EAh) The MFR CTRL command enables certain functions. | Bits | Name | Access | Behavior | Default | Description | |-------|----------|--------|----------|---------|----------------------------------------------------------------| | 15:10 | RESERVED | R | Live | N/A | For manufacturer use only. | | 9 | OSM | R/W | Live | 0 | Enables output sink mode (OSM). 0: Enable OSM 1: Disable OSM | MPM3695-100 Rev. 1.0 MonolithicPower.com 41 # MPM3695-100 – 16V, 100A, SCALABLE DC/DC POWER MODULE WITH PMBUS | 8:4 | RESERVED | R | Live | N/A | For manufacturer use only. | |-----|---------------------|-----|------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | PHASE_<br>OPERATION | R/W | Live | 1 | Selects single-phase or multi-phase operation. This bit affects the actual ramp amplitude selected through register D0h, bits[3:1]. See the MFR_CTRL_COMP (D0h) section on page 37 for more details. 0: For single-phase operation 1: For multi-phase operation | | 2:0 | RESERVED | R | Live | N/A | For manufacturer use only. | Table 11: 0001 Suffix Code Configuration | Items | Channel 1 | |-----------------------------------------------|------------------| | V <sub>OUT</sub> set method | External divider | | Vouт | 1.2V | | V <sub>FB</sub> | 0.6V | | Soft-start delay time | 4ms | | Individual valley current limit | 25.5A | | Light-load mode | FCCM | | Individual switching frequency | 600kHz | | Ramp | 41mV | | UVLO rising | 4V | | UVLO falling | 2.75V | | Over-temperature (OT) fault limit | 160°C | | OT warning limit | 140°C | | V <sub>IN</sub> over-voltage (OV) fault limit | 18V | Table 12: 0001 Suffix Register Value | Register | Hex Value | Register | Hex<br>Value | |----------|-----------|----------|--------------| | 01 | 80 | 60 | 0 | | 02 | 1E | 61 | 2 | | 10 | 0 | 64 | 0 | | 21 | 258 | 9B | 36 | | 24 | BB8 | D0 | D | | 25 | 2A0 | D1 | 0 | | 26 | 1FE | D2 | 3 | | 29 | 1F4 | D3 | 30 | | 2b | FA | D4 | 3 | | 35 | 10 | D5 | 2 | | 36 | В | D6 | 9 | | 4F | A0 | D7 | 11 | | 51 | 8C | D9 | 0 | | 55 | 24 | DA | 4 | | 57 | 22 | EA | E8 | | 58 | 1 | - | - | # APPLICATION INFORMATION ### **Operation Mode Selection** The MPM3695-100 provides both forced continuous conduction mode (FCCM) and pulse-skip mode (PSM) for light-load conditions. Four switching frequencies are available under light-load conditions. Set the switching frequency ( $f_{SW}$ ) through the PMBus. # **Setting the Output Voltage** Two feedback resistors are required to set the proper feedback gain. The feedback resistor values ( $R_1$ and $R_2$ ) can be calculated with Equation (1): $$R_2(k\Omega) = \frac{0.6}{V_{OUT} - 0.6} \times R_1(k\Omega) \tag{1}$$ Where V<sub>OUT</sub> is the output voltage. The $V_{OUT}$ feedback gain ( $G_{FB}$ ) can be estimated with Equation (2): $$G_{FB} = \frac{R_2}{R_1 + R_2} \tag{2}$$ To optimize the load transient response, a feed-forward capacitor (C<sub>FF</sub>) must be placed in parallel with R1. Table 6 on page 19 lists the values of feedback resistors and feed-forward capacitors for common output voltages. The MPM3695-100 offers $V_{\text{OUT}}$ configurability through the PMBus. In addition, $V_{\text{OUT}}$ can be adjusted through the PMBus by adjusting the internal reference voltage ( $V_{\text{REF}}$ ) of the PWM controller. $V_{REF}$ (default 0.6V) can be adjusted to be between 0.5V and 0.672V. For a given feedback resistor network, the maximum output voltage ( $V_{OUT\_MAX}$ ) can be calculated with Equation (3): $$V_{OUT\_MAX} = \frac{0.672}{G_{FB}} \tag{3}$$ The minimum output voltage $(V_{OUT\_MIN})$ can be estimated with Equation (4): $$V_{OUT\_MIN} = \frac{0.5}{G_{ER}} \tag{4}$$ Follow the steps below to configure $V_{\text{OUT}}$ through the PMBus: Calculate G<sub>FB</sub> with Equation (2), then write this value to the VOUT\_SCALE\_LOOP register. - 2. Write the $V_{\text{OUT}}$ settings to the VOUT COMMAND register. - 3. $V_{\text{REF}}$ is automatically updated based on the commanded $V_{\text{OUT}}$ and $G_{\text{FB}}$ . $V_{\text{OUT}}$ monitoring through the PMBus is enabled by setting VOUT\_SCALE\_LOOP to a value that matches $G_{\text{FB}}$ . For applications where the PMBus interface is not required, $V_{\text{REF}}$ is 0.6V by default and the MPM3695-100 operates in analog mode. Calculate the feedback resistor values with Equation (1). #### Soft Start The soft-start time ( $t_{SS}$ ) can be configured using register 61h. The minimum $t_{SS}$ is 1ms, but it can also be set to 2ms, 4ms, 8ms, or 16ms. # Pre-Biased Start-Up The MPM3695-100 is designed for monotonic start-up into pre-biased loads. If $V_{OUT}$ is pre-biased to a certain voltage during start-up, both the HS-FET and LS-FET are disabled until the internal $V_{REF}$ exceeds $V_{FB}$ . # **Output Voltage Discharge** $V_{OUT}$ discharge mode is enabled if the MPM3695-100 is disabled through the CTRL pin. In this case, both the high-side and low-side switches latch off and a discharge FET (connected between SW and GND) turns on to discharge the output capacitor. A typical discharge FET on resistance is $60\Omega$ . Once $V_{FB}$ drops below 10% of $V_{REF}$ , the discharge FET turns off. # Current Sense and Over-Current Protection (OCP) The MPM3695-100 features on-die current sensing and a configurable inductor valley current limit threshold. The inductor valley over-current limit can be configured via register D7h, which sets the per-phase inductor valley current limit for both single- and multi-phase operation. While the LS-FET is on, the inductor current is sensed and monitored cycle by cycle. The HS-FET does not turn on if an over-current (OC) condition is detected while the LS-FET is on. Therefore, the inductor current is also limited cycle by cycle. If an OC condition remains for 31 consecutive cycles, OCP is triggered. If $V_{\text{OUT}}$ drops below the under-voltage protection (UVP) threshold, the MPM3695-100 enters OCP immediately. Once OCP is triggered, MPM3695-100 either enters hiccup mode or latch-off mode, depending on the register setting. To re-enable the device, cycle the power on VCC or CTRL. ## **Negative Inductor Current Limit** When the LS-FET detects a negative current below the limit (about -13A), the LS-FET turns off for a certain period to limit the negative current. This period is set by register D5h, bit[3]. #### **Under-Voltage Protection (UVP)** The MPM3695-100 monitors $V_{\text{OUT}}$ through the VOSNS+ and VOSNS- pins. Under-voltage protection (UVP) is triggered if $V_{\text{FB}}$ drops below the UVP threshold. Once UVP is triggered, the MPM3695-100 enters either hiccup mode or latch-off mode, depending on the register setting. To re-enable the device, cycle the power on VCC or CTRL. #### **Over-Voltage Protection (OVP)** Over-voltage protection (OVP) is triggered if $V_{FB}$ exceeds the OVP threshold. See the MFR\_OVP\_NOCP\_SET (D5h) section on page 39 for more details. #### **Output Sinking Mode (OSM)** The MPM3695-100 enters output sinking mode (OSM) if $V_{\text{OUT}}$ exceeds $V_{\text{REF}}$ by 5% while simultaneously being below the OVP threshold in PSM. Once OSM is triggered, the MPM3695-100 runs in FCCM. The device exits OSM once the HS-FET turns back on. #### **Over-Temperature Protection (OTP)** The MPM3695-100 monitors the junction temperature. If the junction temperature exceeds the over-temperature protection (OTP) threshold, the MPM3695-100 enters either hiccup or latch-off mode depending on the PMBus selection. To re-enable the device, cycle the power on VCC or CTRL. # Power Good (PG) The MPM3695-100 has an open-drain power good (PG) output. The PG pin must be pulled high to VCC (or a voltage source below 3.6V) through a pull-up resistor (typically 100k $\Omega$ ). PG is initially pulled low once V<sub>IN</sub> is applied to the MPM3695-100. After V<sub>FB</sub> reaches the threshold set by POWER\_GOOD\_ON and the delay set by MFR\_CTRL\_VOUT completes, the PG pin is pulled high. PG latches low if any fault occurs and a protection is triggered (e.g. UV, OV, OT, UVLO). After PG latches off, it cannot be pulled high again unless a new soft start is initiated. If the input supply fails to power the MPM3695-100, the PG pin latches off. Figure 5 shows the relationship between the PG voltage (V<sub>PG</sub>) and the pull-up current (I<sub>PG</sub>). Figure 5: Power-Good Current vs. Power Good Voltage ## **Selecting the Input Capacitor** The buck converter has a discontinuous input current, and requires a capacitor to supply the AC current to the module while maintaining the DC input voltage. Use ceramic capacitors for the best performance. When designing the PCB layout, place the input capacitors as close to the VIN pin as possible. The capacitance can vary significantly with temperature. Ceramic capacitors with X5R and X7R dielectrics are recommended because they are fairly stable across a wide temperature range. The capacitors must also have a ripple current rating that exceeds the converter's maximum input ripple current. Estimate the input ripple current with Equation (5): $$I_{CIN} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})}$$ (5) The worst-case condition occurs at $V_{IN} = 2 \times V_{OUT}$ , calculated with Equation (6): $$I_{CIN} = \frac{I_{OUT}}{2} \tag{6}$$ For simplification, choose an input capacitor with an RMS current rating that exceeds half of the maximum load current. The input capacitance determines the converter input voltage ripple. Select a capacitance that meets the relevant input voltage ripple requirements. Estimate the input voltage ripple with Equation (7): $$\Delta V_{IN} = \frac{I_{OUT}}{f_{SW} \times C_{IN}} \times \frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}}) \tag{7}$$ The worst-case condition occurs at $V_{IN} = 2 \times V_{OUT}$ , calculated with Equation (8): $$\Delta V_{IN} = \frac{1}{4} \times \frac{I_{OUT}}{f_{SW} \times C_{IN}} \tag{8}$$ #### Selecting the Output Capacitor The output capacitor maintains the DC output voltage. Use ceramic capacitors or POSCAP capacitors. Estimate the output voltage ripple with Equation (9): $$\Delta V_{OUT} = \frac{V_{OUT}}{f_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}}) \times (R_{ESR} + \frac{1}{8 \times f_{SW} \times C_{OUT}})$$ (9) When using ceramic capacitors, the capacitance dominates the impedance at the switching frequency and causes the majority of the output voltage ripple. For simplification, estimate the output voltage ripple with Equation (10): $$\Delta V_{OUT} = \frac{V_{OUT}}{8 \times f_{SW}^2 \times L \times C_{OUT}} \times (1 - \frac{V_{OUT}}{V_{IN}}) \quad (10)$$ The ESR contributes minimally to the output voltage ripple, so an external ramp must be implemented to stabilize the system. Design the external ramp using R4, C4, and the equations above. When using POSCAP capacitors, the ESR dominates the impedance at the switching frequency. The ESR ramp voltage is high enough to stabilize the system, thus eliminating the need for an external ramp. Select a minimum ESR value (about $12m\Omega$ ) to ensure stable operation. For simplification, the output ripple can be calculated with Equation (11): $$\Delta V_{OUT} = \frac{V_{OUT}}{f_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}}) \times R_{ESR}$$ (11) ## **PCB Layout Guidelines** For the best results, refer to Figure 6 and follow the guidelines below: #### VIN - Place sufficient decoupling capacitors as close as possible to each set of VIN and GND pins. A minimum of eight 22uF/25V ceramic capacitors are recommend. - 2. Place sufficient GND vias around the GND pad of the decoupling capacitors. - Avoid placing sensitive signal traces close to the input copper and/or vias without sufficient ground shielding. #### **VOUT** - 4. Connect all VOUT pins together on a copper plane. - 5. Place sufficient vias near the VOUT pads to provide a current path with minimal parasitic impedance. #### **GND** - Connect all GND pins of the module using copper. - Place sufficient vias close to the GND pins to provide a current return path with minimal thermal resistance and parasitic impedance. #### VOSNS+ and VOSNS- - 8. Route VOSNS+ and VOSNS- as differential signals. - When modules are paralleled, connect all VOSNS+ pins of the master and slaves, and connect all VOSNS- master and slaves. - 10. Avoid routing VOSNS+/- traces close to the input plane and high-speed signals. #### SET> and SET< - 11. SET< and SET> are connected inside the power module. In parallel operation, choose one SET pin for optimized routing (minimal trace distance) based on the power module placement. - 12. Avoid routing SET traces close to the input plane and high-speed signals. #### ISUM> and ISUM< - 13. ISUM< and ISUM> are connected inside the power module. In parallel operation, choose one ISUM pin for optimized routing (minimal trace distance) based on the power module placement. - 14. Avoid routing ISUM traces close to the input plane and high-speed signals. Figure 6: Recommended PCB Layout for Single-Module Operation # TYPICAL APPLICATION CIRCUITS Figure 7: Typical Application Circuit (Single-Module Operation) Figure 8: Typical Application Circuit (Dual-Module Operation) # **TYPICAL APPLICATION CIRCUITS (continued)** Figure 9: Typical Application Circuit (Three-Module Operation) # **TYPICAL APPLICATION CIRCUITS (continued)** Figure 10: Typical Application Circuit (Four-Module Operation) ## PACKAGE INFORMATION #### **BGA (15mmx30mmx5.18mm)** # **CARRIER INFORMATION (11)** | Part Number | Package Description | Quantity/<br>Reel | Quantity/<br>Tray | Quantity/<br>Tube | Carrier<br>Tape<br>Width | Carrier<br>Tape<br>Pitch | |------------------|---------------------------|-------------------|-------------------|-------------------|--------------------------|--------------------------| | MPM3695GBH-100-T | BGA<br>(15mmx30mmx5.18mm) | N/A | 48 | N/A | N/A | N/A | #### Note: 11) This is a schematic diagram of the tray. Different packages correspond to different trays with different lengths, widths, and heights. # **REVISION HISTORY** | Revision # | Revision Date | Description | Pages Updated | |------------|---------------|-----------------|---------------| | 1.0 | 3/25/2021 | Initial Release | - | **Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.