



# 28V, 2A, 410kHz, High-Efficiency, Synchronous, Step-Down Converter with Power Good in TSOT23

#### DESCRIPTION

The MP2394 is a high-frequency, synchronous, rectified, step-down, switch-mode converter with built-in power MOSFETs. The MP2394 offers a very compact solution that achieves 2A of continuous output current with excellent load and line regulation over a wide input supply range. The MP2394 uses synchronous mode operation for higher efficiency over the output current load range.

Current-mode operation provides fast transient response and eases loop stabilization.

Full protection features include over-current protection (OCP) and thermal shutdown.

The MP2394 requires a minimal number of readily available, standard, external components and is available in a space-saving 8-pin TSOT23 package.

### **FEATURES**

- Wide 4V to 28V Continuous Operating Input Range
- $90m\Omega/55m\Omega$  Low  $R_{DS(ON)}$  Internal Power MOSFETs
- High-Efficiency Synchronous Mode Operation
- 410kHz Switching Frequency
- Synchronizes from 200kHz to 2.2MHz External Clock
- High Duty Cycle for Automotive Cold Crank
- Internal Power-Save Mode (PSM)
- Internal Soft Start (SS)
- Power Good (PG) Indicator
- Over-Current Protection (OCP) with Hiccup
- Thermal Shutdown
- Output Adjustable from 0.8V
- Available in a TSOT23-8 Package

#### **APPLICATIONS**

- Automotive
- Industrial Control Systems
- Distributed Power Systems

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc.

#### TYPICAL APPLICATION







## **ORDERING INFORMATION**

| Part Number* | Package  | Top Marking |
|--------------|----------|-------------|
| MP2394GJ     | TSOT23-8 | See Below   |

<sup>\*</sup> For Tape & Reel, add suffix –Z (e.g. MP2394GJ–Z)

## **TOP MARKING**

BCNY

BCN: Product code of MP2394GJ

Y: Year code

## **PACKAGE REFERENCE**





## 

| Thermal Resistance <sup>(5)</sup> | $oldsymbol{	heta}_{JA}$ | $\boldsymbol{\theta}$ JC |      |
|-----------------------------------|-------------------------|--------------------------|------|
| TSOT23-8                          | 100                     | . 55                     | °C/W |

#### NOTES:

- Absolute maximum ratings are rated under room temperature unless otherwise noted. Exceeding these ratings may damage the device.
- For details on EN/SYNC's ABS MAX rating, please refer to the EN/SYNC Control section on page 13.
- 3) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-to-ambient thermal resistance θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX)-T<sub>A</sub>)/θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation produces an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- 5) Measured on JESD51-7, 4-layer PCB.



## **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  = 12V,  $T_J$  = +25°C, unless otherwise noted.

| Parameter                                     | Symbol                    | Condition                           | Min  | Тур  | Max  | Units |
|-----------------------------------------------|---------------------------|-------------------------------------|------|------|------|-------|
| Supply current (shutdown)                     | I <sub>SHDN</sub>         | V <sub>EN/SYNC</sub> = 0V           |      |      | 8    | μA    |
| Supply current (quiescent) IQ                 |                           | VEN/SYNC = 2V, VFB = 1V             |      | 0.5  | 0.7  | mA    |
| HS switch on resistance                       | R <sub>ON_Hs</sub>        | V <sub>BST-SW</sub> = 5V            |      | 90   | 155  | mΩ    |
| LS switch on resistance                       | R <sub>ON_LS</sub>        | VCC = 5V                            |      | 55   | 105  | mΩ    |
| Switch leakage                                | I <sub>LKG_SW</sub>       | $V_{EN/SYNC} = 0V$ , $V_{SW} = 12V$ |      |      | 1    | μA    |
| Current limit                                 | I <sub>LIMIT</sub>        | Under 40% duty cycle                | 3    | 4.2  | 5.5  | Α     |
| Oscillator frequency                          | fsw                       | V <sub>FB</sub> = 750mV             | 320  | 410  | 500  | kHz   |
| Foldback frequency                            | f <sub>FB</sub>           | V <sub>FB</sub> < 400mV             | 70   | 100  | 130  | kHz   |
| Maximum duty cycle                            | D <sub>MAX</sub>          | V <sub>FB</sub> = 750mV, 410kHz     | 92   | 95   |      | %     |
| Minimum on time (6)                           | ton_min                   |                                     |      | 70   |      | ns    |
| Sync frequency range                          | fsync                     |                                     | 0.2  |      | 2.4  | MHz   |
| Feedback voltage                              | $V_{FB}$                  |                                     | 780  | 792  | 804  | mV    |
| Feedback current                              | $I_{FB}$                  | $V_{FB} = 820 \text{mV}$            |      | 10   | 100  | nA    |
| EN/SYNC rising threshold                      | V <sub>EN_RISING</sub>    |                                     | 1.15 | 1.4  | 1.65 | V     |
| EN/SYNC falling threshold                     | V <sub>EN_FALLING</sub>   |                                     | 1.05 | 1.25 | 1.45 | V     |
| EN/SYNC threshold hysteresis                  | V <sub>EN_HYS</sub>       |                                     |      | 150  |      | mV    |
| ENI/OVAIO in a standard                       | len                       | V <sub>EN/SYNC</sub> = 2V           |      | 4    | 6    | μA    |
| EN/SYNC input current                         |                           | VEN/SYNC = 0V                       |      | 0    | 0.2  | μA    |
| IN under-voltage lockout threshold rising     | INUVRISING                |                                     | 3.3  | 3.5  | 3.7  | V     |
| IN under-voltage lockout threshold falling    | INUVFALLING               |                                     | 3.1  | 3.3  | 3.5  | V     |
| In under-voltage lockout threshold hysteresis | INUV <sub>HYS</sub>       |                                     |      | 200  |      | mV    |
| VCC regulator                                 | Vcc                       | Icc = 0mA                           | 4.6  | 4.9  | 5.2  | V     |
| VCC load regulation                           |                           | $I_{CC} = 5mA$                      |      | 1.5  | 4    | %     |
| Soft-start period                             | tss                       | V <sub>OUT</sub> from 10% to 90%    | 0.55 | 1.45 | 2.45 | ms    |
| Thermal shutdown (6)                          | T <sub>SD</sub>           |                                     | 150  | 170  |      | °C    |
| Thermal hysteresis (6)                        | $T_{SD\_HYS}$             |                                     |      | 30   |      | °C    |
| PG rising threshold                           | $PG_{Vth\_RISING}$        | As a percentage of V <sub>FB</sub>  | 86.5 | 90   | 93.5 | %     |
| PG falling threshold                          | PG <sub>Vth_FALLING</sub> | As a percentage of V <sub>FB</sub>  | 80.5 | 84   | 87.5 | %     |
| PG threshold hysteresis PG <sub>Vth_HYS</sub> |                           | As a percentage of V <sub>FB</sub>  |      | 6    |      | %     |
| PG rising delay PG <sub>Td_RISING</sub>       |                           |                                     | 40   | 90   | 160  | μs    |
| PG falling delay                              | PG <sub>Td_FALLING</sub>  |                                     | 30   | 55   | 95   | μs    |
| PG sink current capability                    | V <sub>PG</sub>           | Sink 4mA                            |      | 0.1  | 0.3  | V     |
| PG leakage current                            | I <sub>LKG_PG</sub>       |                                     |      | 10   | 100  | nA    |

#### NOTE:

<sup>6)</sup> Derived from bench characterization. Not tested in production



## TYPICAL CHARACTERISTICS







Current Limit vs.

Feedback Voltage vs.

Junction Temperature

V<sub>IN</sub>=12V

0.800

0.798

0.798

0.794

0.792

0.792

0.792

0.792

0.792

0.792

0.792

0.792

0.792

0.792

0.792

0.792

0.792

0.792

0.792

0.792

0.792

0.792

0.792

0.792

0.792

0.792

0.792

0.792

0.792

0.792













# TYPICAL CHARACTERISTICS (continued)

# Current Limit vs. Duty $T_J$ =+25°C



30



### TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V, L = 10 $\mu$ H,  $R_{BST}$  = 20 $\Omega$ ,  $T_A$  = +25°C, unless otherwise noted.







# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN} = 12V$ ,  $V_{OUT} = 3.3V$ ,  $L = 10\mu H$ ,  $R_{BST} = 20\Omega$ ,  $T_A = +25^{\circ}C$ , unless otherwise noted.









# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN} = 12V$ ,  $V_{OUT} = 3.3V$ ,  $L = 10\mu H$ ,  $R_{BST} = 20\Omega$ ,  $T_A = +25^{\circ}C$ , unless otherwise noted.









# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN} = 12V$ ,  $V_{OUT} = 3.3V$ ,  $L = 10\mu H$ ,  $R_{BST} = 20\Omega$ ,  $T_A = +25^{\circ}C$ , unless otherwise noted.

### **Cold Crank**

V<sub>OUT</sub>=5V, I<sub>OUT</sub>=2A





# **PIN FUNCTIONS**

| Package<br>Pin # | Name    | Description                                                                                                                                                                                                                                                                                            |  |
|------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1                | PG      | <b>Power good.</b> The output of PG is an open drain. PG goes high if the output voltage exceeds 90% of the nominal voltage.                                                                                                                                                                           |  |
| 2                | IN      | <b>Supply voltage.</b> The MP2394 operates from a 4V to 28V input rail. A capacitor (C1) is required to decouple the input rail. Connect IN using a wide PCB trace.                                                                                                                                    |  |
| 3                | SW      | Switch output. Connect SW with a wide PCB trace.                                                                                                                                                                                                                                                       |  |
| 4                | GND     | <b>System ground.</b> GND is the reference ground of the regulated output voltage and requires special care during the PCB layout. For best results, connect GND with copper traces and vias.                                                                                                          |  |
| 5                | BST     | <b>Bootstrap.</b> Connect a capacitor between SW and BST to form a floating supply across the high-side switch driver. A $20\Omega$ resistor placed between the SW and BST cap is strongly recommended to reduce SW voltage spikes.                                                                    |  |
| 6                | EN/SYNC | <b>Enable/synchronize.</b> Drive EN/SYNC high to enable the MP2394. Apply an external cloto EN/SYNC to change the switching frequency.                                                                                                                                                                 |  |
| 7                | VCC     | Bias supply. Decouple VCC with a 0.1 - 0.22µF capacitor.                                                                                                                                                                                                                                               |  |
| 8                | FB      | <b>Feedback.</b> Connect FB to the tap of an external resistor divider from the output to GND to set the output voltage. The frequency foldback comparator lowers the oscillator frequency when the FB voltage is below 660mV to prevent current limit runaway during a short-circuit fault condition. |  |



# **BLOCK DIAGRAM**



Figure 1: Functional Block Diagram



#### **OPERATION**

The MP2394 is a high-frequency, synchronous, rectified, step-down, switch-mode converter with built-in power MOSFETs. The MP2394 offers a very compact solution that achieves 2A of continuous output current with excellent load and line regulation over a wide input supply range.

The MP2394 operates in a fixed-frequency, peak-current-control mode to regulate the output voltage. An internal clock initiates a pulse-width modulation (PWM) cycle. The integrated high-side power MOSFET (HS-FET) turns on and remains on until its current reaches the value set by the COMP voltage (V<sub>COMP</sub>). When the power switch is off, it remains off until the next clock cycle begins. If the current in the power MOSFET does not reach the current value set by COMP within 95% of one PWM period, the power MOSFET is forced off.

#### **Internal Regulator**

The 5V internal regulator powers most of the internal circuitries. This regulator is supplied by the  $V_{\text{IN}}$  input and operates in the full  $V_{\text{IN}}$  range. When  $V_{\text{IN}}$  exceeds 5.0V, the output of the regulator is in full regulation. When  $V_{\text{IN}}$  falls below 5.0V, the output of the regulator decreases following  $V_{\text{IN}}$ . A 0.1 $\mu$ F decoupling ceramic capacitor is needed at VCC.

#### **Error Amplifier (EA)**

The error amplifier compares the FB voltage ( $V_{FB}$ ) against the internal 0.792V reference and outputs a  $V_{COMP}$  value. This  $V_{COMP}$  controls the power MOSFET current. The optimized internal compensation network minimizes the external component count and simplifies the control loop design.

# Power-Save Mode (PSM) for Light-Load Condition

The MP2394 has an advanced asynchronous mode (AAM) power-save mode (PSM) for light-load conditions (see Figure 2). The AAM threshold is fixed internally. Under heavy-load conditions,  $V_{COMP}$  is higher than the AAM voltage ( $V_{AAM}$ ). When the clock goes high, the HS-FET turns on and remains on until  $V_{ILSense}$  reaches the value set by  $V_{COMP}$ . The internal clock resets whenever  $V_{COMP}$  is higher than  $V_{AAM}$ . Under light-load conditions, the value of  $V_{COMP}$  is low. When  $V_{COMP}$  is less than  $V_{AAM}$ , and  $V_{FB}$  is less than  $V_{REF}$ ,

 $V_{\text{COMP}}$  ramps up until it exceeds  $V_{\text{AAM}}$ . During this time, the internal clock is blocked, making the MP2394 skip some pulses for pulse-frequency modulation (PFM) mode, achieving light-load power save.



Figure 2: Simplified AAM Control Logic

#### **Enable/Synchronize (EN/SYNC) Control**

EN/SYNC is a digital control pin that turns the regulator on and off. Drive EN/SYNC high to turn on the regulator. Drive EN/SYNC low to turn off the regulator. An internal  $500k\Omega$  resistor from EN/SYNC to GND allows EN/SYNC to be floated to shut down the chip.

EN/SYNC is clamped internally using a 6.5V series Zener diode (see Figure 3). Connect EN/SYNC through a pull-up resistor to any voltage connected to  $V_{IN}$ . The pull-up resistor limits the EN/SYNC input current to less than 100μA. For example, with 12V connected to  $V_{IN}$ ,  $R_{PULLUP} \ge (12V - 6.5V) \div 100\mu A = 55k\Omega$ .

Connecting EN/SYNC directly to a voltage source without a pull-up resistor requires limiting the voltage amplitude to ≤6V to prevent damage to the Zener diode.



Figure 3: 6.5V Type Zener Diode

Connect a 200kHz to 2.2MHz external clock to synchronize the internal clock rising edge to the external clock rising edge. The pulse width of the external clock signal should be less than 2µs.



#### **Under-Voltage Lockout (UVLO)**

Under-voltage lockout (UVLO) protects the chip from operating at an insufficient supply voltage. The MP2394 UVLO comparator monitors the output voltage of the internal regulator (VCC). The UVLO rising threshold is about 3.5V, while its falling threshold is 3.3V.

#### Internal Soft Start (SS)

Soft start prevents the converter output voltage from overshooting during start-up. When the chip starts up, the internal circuitry generates a soft-start voltage (SS) that ramps up from 0V to 1.2V. When SS is lower than REF, SS overrides REF, so the error amplifier uses SS as the reference. When SS exceeds REF, the error amplifier uses REF as the reference. The SS time is set to 1.45ms internally.

#### **Over-Current Protection (OCP) and Hiccup**

The MP2394 has a cycle-by-cycle over-current limit when the inductor current peak value exceeds the set current limit threshold. If the output voltage starts to drop until FB is below the under-voltage (UV) threshold (typically 84% below the reference), the MP2394 enters hiccup mode to restart the part periodically. This protection mode is especially useful when the output is dead-shorted to ground. The average short-circuit current is reduced greatly to alleviate thermal issues and protect the regulator. The MP2394 exits hiccup mode once the overcurrent condition is removed.

#### **Thermal Shutdown**

Thermal shutdown prevents the chip from operating at exceedingly high temperatures. When the silicon die temperature exceeds 170°C, the entire chip shuts down. When the temperature drops below its lower threshold (typically 140°C), the chip is enabled again.

#### Floating Driver and Bootstrap Charging

An external bootstrap capacitor powers the floating power MOSFET driver. This floating driver has its own UVLO protection with a rising threshold of 2.2V and hysteresis of 150mV. The bootstrap capacitor voltage is regulated

internally by  $V_{IN}$  through D1, M1, C4, L1, and C2 (see Figure 4). If  $V_{IN}$  -  $V_{SW}$ ) exceeds 5V, U1 regulates M1 to maintain a 5V BST voltage across C4. A  $20\Omega$  resistor placed between the SW and BST cap is strongly recommended to reduce SW voltage spikes.



Figure 4: Internal Bootstrap Charging Circuit

#### Start-Up and Shutdown

If both  $V_{\text{IN}}$  and EN/SYNC exceed their appropriate thresholds, the chip starts up. The reference block starts first, generating a stable reference voltage and current, and then the internal regulator is enabled. The regulator provides a stable supply for the remaining circuitries.

Three events can shut down the chip: EN/SYNC low,  $V_{\text{IN}}$  low, and thermal shutdown. In the shutdown procedure, the signaling path is blocked first to avoid any fault triggering.  $V_{\text{COMP}}$  and the internal supply rail are then pulled down. The floating driver is not subject to this shutdown command.

## Power Good (PG)

The MP2394 has a power good (PG) output. PG is the open drain of a MOSFET. Connect PG to VCC or another voltage source through a resistor (e.g.:  $100k\Omega$ ). In the presence of an input voltage, the MOSFET turns on so that PG is pulled low before SS is ready. After V<sub>FB</sub> reaches 90% x REF, PG is pulled high after a delay (typically 90µs). When V<sub>FB</sub> drops to 84% x REF, PG is pulled low. PG is also pulled low if thermal shutdown or EN/SYNC is pulled low.



#### APPLICATION INFORMATION

#### **Setting the Output Voltage**

The external resistor divider sets the output voltage (see the Typical Application on page 1). Choose R1 to be around 41.2k $\Omega$ . Then calculate R2 with Equation (1):

$$R2 = \frac{R1}{\frac{V_{OUT}}{0.792V} - 1}$$
 (1)

A T-type network is highly recommended when  $V_{OUT}$  is low (see Figure 5).



Figure 5: T-Type Network

RT + R1 is used to set the loop bandwidth. The higher RT + R1 is, the lower the bandwidth will be. To ensure loop stability, it is strongly recommended to limit the bandwidth below 40 kHz based on the 410 kHz default  $f_{\text{SW}}$ . Table 1 lists the recommended T-type resistor values for common output voltages.

Table 1: Resistor Selection for Common Output Voltages (7)

| V <sub>OUT</sub> (V) | R1 (kΩ)   | R2 (kΩ)   | RT (kΩ) |
|----------------------|-----------|-----------|---------|
| 3.3                  | 41.2 (1%) | 13 (1%)   | 51 (1%) |
| 5                    | 41.2 (1%) | 7.68 (1%) | 51 (1%) |

#### NOTE:

#### Selecting the Inductor

Use a 1µH to 10µH inductor with a DC current rating at least 25% higher than the maximum load current for most applications. For the highest efficiency, use an inductor with a small DC resistance. For most designs, the inductance value can be derived from Equation (2):

$$L_{1} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times \Delta I_{L} \times f_{OSC}}$$
(2)

Where  $\Delta I_{\perp}$  is the inductor ripple current.

Choose the inductor ripple current to be approximately 30% of the maximum load current. The maximum inductor peak current can be calculated with Equation (3):

$$I_{L(MAX)} = I_{LOAD} + \frac{\Delta I_L}{2}$$
 (3)

Use a larger inductor for improved efficiency under light-load conditions below 100mA.

### VIN UVLO Setting

The MP2394 has an internal, fixed, UVLO threshold. The rising threshold is 3.5V, while the falling threshold is about 3.3V. For applications that require a higher UVLO point, an external resistor divider between EN/SYNC and  $V_{\rm IN}$  can be used to achieve a higher equivalent UVLO threshold (see Figure 6).



Figure 6: Adjustable UVLO using EN/SYNC Divider

The UVLO threshold can be calculated with Equation (4) and Equation (5):

INUV<sub>RISING</sub> = 
$$(1 + \frac{R_{EN\_UP}}{500 \text{k//R}_{EN\_DOWN}}) \times V_{EN\_RISING}$$
(4)

$$INUV_{FALLING} = (1 + \frac{R_{EN\_UP}}{500k/R_{EN\_DOWN}}) \times V_{EN\_FALLING}$$
(5)

Where  $V_{EN\_RISING} = 1.4V$ , and  $V_{EN\_FALLING} = 1.25V$ .

When choosing  $R_{\text{EN\_UP}}$ , ensure that it is large enough to limit the current flowing into EN/SYNC below 100 $\mu$ A.

The feedback resistors in Table 1 are optimized for a 410kHz switching frequency. For detailed schematics, refer to the Typical Application Circuit on page 19.



#### **Selecting the Input Capacitor**

The input current to the step-down converter is discontinuous and therefore requires a capacitor to supply AC current to the step-down converter while maintaining the DC input voltage. Use low ESR capacitors for the best performance. Ceramic capacitors with X5R or X7R dielectrics are recommended because of their low ESR and small temperature coefficients.

For most applications, a 22µF ceramic capacitor is sufficient for maintaining the DC input voltage. It is strongly recommended to use another lower-value capacitor (e.g.: 0.1µF) with a small package size (0603) to absorb high frequency switching noise. Place the smaller capacitor as close to IN and GND as possible (see the PCB Layout Guidelines section on page 17).

Since C1 absorbs the input switching current, it requires an adequate ripple current rating. The RMS current in the input capacitor can be estimated with Equation (6):

$$I_{C1} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$
 (6)

The worst-case condition occurs at  $V_{IN} = 2V_{OUT}$ , shown in Equation (7):

$$I_{C1} = \frac{I_{LOAD}}{2} \tag{7}$$

For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current.

The input capacitor can be electrolytic, tantalum, or ceramic. When using electrolytic or tantalum capacitors, add a small, high-quality ceramic capacitor (e.g.:  $1\mu F$ ) placed as close to the IC as possible. When using ceramic capacitors, ensure that they have enough capacitance to provide a sufficient charge to prevent excessive voltage ripple at the input. The input voltage ripple caused by the capacitance can be estimated with Equation (8):

$$\Delta V_{IN} = \frac{I_{LOAD}}{f_{S} \times C1} \times \frac{V_{OUT}}{V_{IN}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right) (8)$$

#### **Selecting the Output Capacitor**

The output capacitor (C2) maintains the DC output voltage. Use ceramic, tantalum, or low-ESR electrolytic capacitors. For best results, use low ESR capacitors to keep the output voltage ripple low. The output voltage ripple can be estimated with Equation (9):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{S}} \times L_{\text{1}}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times \left(R_{\text{ESR}} + \frac{1}{8 \times f_{\text{S}} \times C2}\right) (9)$$

Where  $L_1$  is the inductor value, and  $R_{\text{ESR}}$  is the equivalent series resistance (ESR) value of the output capacitor.

For ceramic capacitors, the capacitance dominates the impedance at the switching frequency and causes the majority of the output voltage ripple. For simplification, estimate the output voltage ripple with Equation (10):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{S}}^2 \times L_1 \times C2} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right)$$
 (10)

For tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be approximated with Equation (11):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{S}} \times L_{1}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times R_{\text{ESR}}$$
 (11)

The characteristics of the output capacitor also affect the stability of the regulation system. The MP2394 can be optimized for a wide range of capacitance and ESR values.

#### **BST Resistor and External BST Diode**

A  $20\Omega$  resistor in series with a BST capacitor is recommended to reduce SW voltage spikes. A higher resistance is better for SW spike reduction but compromises efficiency.

An external BST diode can enhance the efficiency of the regulator when the duty cycle is high (>65%) or  $V_{IN}$  is below 5V and also helps to avoid BST voltage insufficiency at light-load PFM operation. A 3.3 - 5V power supply can be used to power the external bootstrap diode. VCC or  $V_{OUT}$  is recommended to be this power supply in the circuit (see Figure 7).





Figure 7: Optional External Bootstrap Diode to Enhance Efficiency

The recommended external BST diode is 1N4148, and the recommended BST capacitor value is  $0.1\mu F$  to  $1\mu F$ .

#### PCB Layout Guidelines (8)

Efficient PCB layout is critical for stable operation, especially for the input capacitor and VCC capacitor placement. For best results, refer to Figure 8 and follow the guidelines below.

- Place the ceramic input capacitor, especially the small package size (0603) input bypass capacitor, as close to IN and GND as possible.
- 2) Keep the connection of the input capacitor and IN as short and wide as possible.
- 3) Place the VCC capacitor as close to VCC and GND as possible.
- 4) Make the trace length of VCC to the VCC capacitor anode to the VCC capacitor cathode to GND as short as possible.
- 5) Connect GND to a large ground plane directly.
- 6) Add vias near GND if the bottom layer is a ground plane.
- 7) Route SW and BST away from sensitive analog areas, such as FB.
- 8) Place the T-type feedback resistor close to the chip to ensure that the trace connecting FB is as short as possible.

#### NOTE

8) The recommended layout is based on the typical application circuit on Page 19.



**Top Layer** 



Bottom Layer Figure 8: Recommended Layout



### **Design Example**

Table 2 is a design example following the application guidelines for the specifications below.

**Table 2: Design Example** 

| V <sub>IN</sub> | 12V  |
|-----------------|------|
| $V_{OUT}$       | 3.3V |
| lo              | 2A   |

The detailed application schematic is shown in Figure 9. The typical performance and circuit waveforms are shown in the Typical Performance Characteristics section. For more device applications, please refer to the related evaluation board datasheets.



## TYPICAL APPLICATION CIRCUIT



Figure 9: 12V<sub>IN</sub>, 3.3V/2A Output



#### PACKAGE INFORMATION

#### **TSOT23-8**





#### **TOP VIEW**

**RECOMMENDED LAND PATTERN** 



**FRONT VIEW** 



**SIDE VIEW** 



**DETAIL "A"** 

#### **NOTE:**

- 1) ALL DIMENSIONS ARE IN MILLIMETERS. 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURR. 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.10 MILLIMETERS MAX.
- 5) JEDEC REFERENCE IS MO-193, VARIATION BA.
- 6) DRAWING IS NOT TO SCALE.
- 7) PIN 1 IS LOWER LEFT PIN WHEN READING TOP MARK FROM LEFT TO RIGHT, (SEE EXAMPLE TOP MARK)

NOTICE: The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.