# **DDR4 SDRAM**

512 Mb x 16 DDR4 SDRAM

#### **Feature**

- $V_{DD} = V_{DDQ} = 1.2V \pm 60 \text{mV}$
- $V_{PP} = 2.5V, -125mV, +250mV$
- On-die, internal, adjustable V<sub>REFDQ</sub> generation
- 1.2V pseudo open-drain I/O
- Refresh time of 8192-cycle at T<sub>C</sub> temperature range:
  - 64ms at 0°C to 85°C
  - 32ms at >85°C to 95°C
- 8 internal banks (x16): 2 groups of 4 banks each
- 8*n*-bit prefetch architecture
- Programmable data strobe preambles
- Data strobe preamble training
- Command/Address latency (CAL)
- Multipurpose register READ and WRITE capability
- Write leveling
- Self refresh mode
- Low-power auto self refresh (LPASR)

- Temperature controlled refresh (TCR)
- Fine granularity refresh
- Self refresh abort
- Maximum power saving
- Output driver calibration
- Nominal, park, and dynamic on-die termination (ODT)
- Data bus inversion (DBI) for data bus
- Command/Address (CA) parity
- Databus write cyclic redundancy check (CRC)
- Per-DRAM addressability
- Connectivity test
- JEDEC JESD-79-4 compliant
- sPPR and hPPR capability
- MBIST-PPR support
- Operating case temperature range: T<sub>C</sub> = 0°C to +95°C

# **Ordering Information**

| Product ID          | Max Freq. | VDD  | Data Rate (CL-tRCD-tRP) | Package     | Comments |
|---------------------|-----------|------|-------------------------|-------------|----------|
| M16U8G16512A-NLBG2W | 1600MHz   | 1.2V | DDR4- 3200 (22-22-22)   | 96 ball BGA | Pb-free  |
| M16U8G16512A-KJBG2W | 1333MHz   | 1.2V | DDR4- 2666 (19-19-19)   | 96 ball BGA | Pb-free  |

Publication Date: Sep. 2022 Revision: 1.0 1/294



# **DDR4 SDRAM Addressing**

|                            | Device                                                       |
|----------------------------|--------------------------------------------------------------|
| Number of Bank Groups      | 2                                                            |
| BG Address                 | BG0                                                          |
| Bank count per group       | 4                                                            |
| Bank address in bank group | BA0~BA1                                                      |
|                            | A0~A15                                                       |
| ing                        | A0~A9                                                        |
|                            | 2KB                                                          |
|                            | BG Address  Bank count per group  Bank address in bank group |

#### Note:

Publication Date: Sep. 2022 Revision: 1.0 2/294

Page size is per bank, calculated as follows:
 Page size = 2<sup>COLBITS</sup> x ORG/8, where COLBIT = the number of column address bits and ORG = the number of DQ bits.



# Pin Configuration - 96 balls BGA Package

< TOP View>

See the balls through the package



Publication Date: Sep. 2022 Revision: 1.0 3/294



# **Input / Output Functional Description**

| Symbol                                          | Туре          | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|-------------------------------------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| CK_t, CK_c                                      | Input         | Clock: CK_t and CK_c are differential clock inputs. All address and control input signals are sampled on the crossing of the positive edge of CK_t and negative edge of CK_c.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| CKE                                             | Input         | Clock Enable: CKE HIGH activates, and CKE Low deactivates, internal clock signals and device input buffers and output drivers. Taking CKE Low provides Precharge Power-Down and Self-Refresh operation (all banks idle), or Active Power-Down (row Active in any bank). CKE is synchronous for Self-Refresh exit. After VREFCA and Internal DQ Vref have become stable during the power on and initialization sequence, they must be maintained during all operations (including Self-Refresh). CKE must be maintained high throughout read and write accesses. Input buffers, excluding CK_t,CK_c, ODT and CKE are disabled during power-down. Input buffers, excluding CKE, are disabled during Self-Refresh. |  |
| CS_n                                            | Input         | <b>Chip Select</b> : All commands are masked when CS_n is registered high. CS_n provides for external rank selection on systems with multiple memory ranks. CS_n is considered part of the command code.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| C0,C1,C2                                        | Input         | <b>Chip ID:</b> Chip ID is only used for 3DS for 2,4,8 high stack via TSV to select each slice of stacked component. Chip ID is considered part of the command code                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| ODT                                             | Input         | On Die Termination: ODT (registered HIGH) enables termination resistance internal to the DDR4 SDRAM. When enabled, ODT is applied to each DQ, DQSU_t, DQSU_c, DQSL_t, DQSL_c, DMU and DML signal. The ODT pin will be ignored if MR1 is programmed to disable RTT_NOM.                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| ACT_n                                           | Input         | Activation Command Input: ACT_n defines the Activation command being entered along with CS_n. The input into RAS_n/A16, CAS_n/A15 and WE_n/A14 will loconsidered as Row Address A16, A15 and A14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| RAS_n/A16,<br>CAS_n/A15,<br>WE_n/A14            | Input         | Command Inputs: RAS_n/A16, CAS_n/A15 and WE_n/A14 (along with CS_n) define the command being entered. Those pins have multi function. For example, for activation with ACT_n Low, those are Addressing like A16,A15 and A14 but for non-activation command with ACT_n High, those are Command pins for Read, Write and other command defined in command truth table                                                                                                                                                                                                                                                                                                                                             |  |
| DM, DBI,<br>(DMU_n/ DBIU_n),<br>(DML_n/ DBIL_n) | Input/ Output | Input Data Mask and Data Bus Inversion: DM_n is an input mask signal for write data. Input data is masked when DM_n is sampled LOW coincident with that input data during a Write access. DM_n is sampled on both edges of DQS. DM is muxed with DBI function by Mode Register A10, A11, A12 setting in MR5.                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| BG0 - BG1                                       | Input         | Bank Group Inputs: BG0 define to which bank group an Active, Read, Write of Precharge command is being applied. BG0 also determines which mode register is to be accessed during a MRS cycle. x4/8 have BG0 and BG1 but x16 has only BG0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| BA0 - BA1                                       | Input         | Bank Address Inputs: BA0 - BA1 define to which bank an Active, Read, Write or Precharge command is being applied. Bank address also determines which mode register is to be accessed during a MRS cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| A0 - A17                                        | Input         | Address Inputs: Provide the row address for ACTIVATE Commands and the column address for Read/Write commands to select one location out of the memory array in the respective bank. (A10/AP, A12/BC_n,RAS_n/A16,CAS_n/A15 and WE_n/A14 have additional functions, see other rows. The address inputs also provide the op-code during Mode Register Set commands.                                                                                                                                                                                                                                                                                                                                                |  |

Publication Date: Sep. 2022 Revision: 1.0 4/294



| Symbol                                       | Туре           | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|----------------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| A10 / AP                                     | Input          | <b>Auto-precharge:</b> A10 is sampled during Read/Write commands to determine whether Autoprecharge should be performed to the accessed bank after the Read/Write operation. (HIGH: Autoprecharge; LOW: no Autoprecharge).A10 is sampled during a Precharge command to determine whether the Precharge applies to one bank (A10 LOW) or all banks (A10 HIGH). If only one bank is to be precharged, the bank is selected by bank addresses.                                                                                                                                 |  |
| A12 / BC_n                                   | Input          | <b>Burst Chop:</b> A12 / BC_n is sampled during Read and Write commands to determine if burst chop (on-the-fly) will be performed. (HIGH, no burst chop; LOW: burst chopped). See command truth table for details.                                                                                                                                                                                                                                                                                                                                                          |  |
| RESET_n                                      | Input          | Active Low Asynchronous Reset: Reset is active when RESET_n is LOW, and inactive when RESET_n is HIGH. RESET_n must be HIGH during normal operation. RESET_n is a CMOS rail to rail signal with DC high and low at 80% and 20% of VDD.                                                                                                                                                                                                                                                                                                                                      |  |
| DQ                                           | Input / Output | <b>Data Input/ Output:</b> Bi-directional data bus. If CRC is enabled via Mode register then CRC code is added at the end of Data Burst. Any DQ from DQ0~DQ3 may indicate the internal Vref level during test via Mode Register Setting MR4 A4=High. During this mode, RTT value should be set to Hi-Z. Refer to vendor specific datasheets to determine which DQ is used.                                                                                                                                                                                                  |  |
| DQS_t, DQS_c, DQSU_t, DQSU_c, DQSL_t, DQSL_c | Input/ Output  | <b>Data Strobe:</b> output with read data, input with write data. Edge-aligned with read data, centered in write data. For the x16, DQSL corresponds to the data on DQL0-DQL7; DQSU corresponds to the data on DQU0-DQU7. The data strobe DQS (DQSL, DQSU) are paired with differential signals DQS_c, DQSL_c and DQSU_c, respectively, to provide differential pair signaling to the system during reads and writes. DDR4 SDRAM supports differential data strobe only and does not support single-ended.                                                                  |  |
| PAR                                          | Input          | Command and Address Parity Input: DDR4 Supports Even Parity check in DRAM width MR setting. Once it's enabled via Register in MR5, then DRAM calculates Parity width ACT_n, RAS_n/A16, CAS_n/A15, WE_n/A14, BG0-BG1, BA0-BA1,A17-A0, and C0-(3DS devices). Command and address inputs shall have parity check performed with commands are latched via the rising edge of CK and when CS_n is low.                                                                                                                                                                           |  |
| ALERT_n                                      | Input/output   | Alert: It has multi functions such as CRC error flag, Command and Address Parity error flag as Output signal. If there is error in CRC, then ALERT_n goes LOW for the period time interval and goes back HIGH. If there is error in Command Address Parity Check, then ALERT_n goes LOW for relatively long period until on going DRAM internal recovery transaction to complete. During Connectivity Test mode, this pin works as input. Using this signal or not is dependent on system. In case of not connected as Signal, ALERT_n Pin must be bounded to VDD on board. |  |
| TEN                                          | Input          | Connectivity Test Mode Enable: Required on X16 devices and optional input on x4/x with densities equal to or greater than 8Gb.HIGH in this pin will enable Connectivity Test Mode operation along with other pins. It is a CMOS rail to rail signal with AC high and lost 80% and 20% of VDD. Using this signal or not is dependent on System. This pin make DRAM internally pulled low through a weak pull-down resistor to VSS.                                                                                                                                           |  |
| NC                                           | -              | No Connect: No internal electrical connection is present.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| VDDQ                                         | Supply         | DQ Power Supply: 1.2 V +/- 0.06V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| VSSQ                                         | Supply         | DQ Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| VDD                                          | Supply         | Power Supply: 1.2 V +/- 0.06V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| VSS                                          | Supply         | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| VPP                                          | Supply         | DRAM Activating Power Supply: 2.5V ( 2.375V min , 2.75V max)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| VREFCA                                       | Supply         | Reference voltage for CA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| ZQ                                           | Supply         | Reference pin for ZQ calibration.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |

**Note:** Input only pins (BG0, BA0-BA1, A0-A17, ACT\_n, RAS\_n/A16, CAS\_n/A15, WE\_n/A14, CS\_n, CKE, ODT, and RESET\_n) do not supply termination.

Publication Date: Sep. 2022

Revision: 1.0 5/294



# **Simplified State Diagram**



Publication Date: Sep. 2022 Revision: 1.0 6/294



# **State Diagram Command Definitions**

| Abbreviation | Function                     | Abbreviation | Function                 | Abbreviation | Function                  |
|--------------|------------------------------|--------------|--------------------------|--------------|---------------------------|
| ACT          | Active                       | Read         | RD, RDS4, RDS8           | PDE          | Enter Power-down          |
| PRE          | Precharge                    | Read A       | RDA, RDAS4,<br>RDAS8     | PDX          | Exit Power-down           |
| PREA         | Precharge All                | Write        | WR, WRS4, WRS8           | SRE          | Self-Refresh entry        |
| MRS          | Mode Register Set            | Write A      | WRA, WRAS4,<br>WRAS8     | SRX          | Self-Refresh exit         |
| REF          | Refresh                      | RESET_n      | Start RESET<br>Procedure | MPR          | Multi-Purpose<br>Register |
| TEN          | Boundary Scan Mode<br>Enable | -            | -                        | -            | -                         |

# **Basic Functionality**

The DDR4 SDRAM is a high-speed dynamic random-access memory internally configured as sixteen-banks, 4 bank group with 4 banks for each bank group for x4/x8 and eight-banks, 2 bank group with 4 banks for each bankgroup for x16 DRAM. The DDR4 SDRAM uses a 8n prefetch architecture to achieve high-speed operation. The 8n prefetch architecture is combined with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write operation for the DDR4 SDRAM consists of a single 8n-bit wide, four clock data transfer at the internal DRAM core and eight corresponding n-bit wide, one-half clock cycle data transfers at the I/O pins.

Read and write operation to the DDR4 SDRAM are burst oriented, start at a selected location, and continue for a burst length of eight or a 'chopped' burst of four in a programmed sequence. Operation begins with the registration of an ACTIVATE Command, which is then followed by a Read or Write command. The address bits registered coincident with the ACTIVATE Command are used to select the bank and row to be activated (BG0-BG1 in x4/8 and BG0 in x16 select the bankgroup; BA0-BA1 select the bank; A0-A17 select the row; refer to "DDR4 SDRAM Addressing" for specific requirements). The address bits registered coincident with the Read or Write command are used to select the starting column location for the burst operation, determine if the auto precharge command is to be issued (via A10), and select BC4 or BL8 mode 'on the fly' (via A12) if enabled in the mode register.

Prior to normal operation, the DDR4 SDRAM must be powered up and initialized in a predefined manner.

The following sections provide detailed information covering device reset and initialization, register definition, command descriptions, and device operation.

#### **RESET and Initialization Procedure**

For power-up and reset initialization, in order to prevent DRAM from functioning improperly default values for the following MR settings need to be defined.

Gear down mode (MR3 A[3]) : 0 = 1/2 Rate
Per DRAM Addressability (MR3 A[4]) : 0 = Disable
Max Power Saving Mode (MR4 A[1]) : 0 = Disable

CS to Command/Address Latency (MR4 A[8:6]): 000 = Disable

CA Parity Latency Mode (MR5 A[2:0]) : 000 = Disable Hard Post Package Repair mode (MR4 A[13]) : 0 = Disable Soft Post Package Repair mode (MR4 A[5]) : 0 = Disable



# **Power-up Initialization sequence**

The Following sequence is required for POWER UP and Initialization

- 1. Apply power (RESET\_n and TEN are recommended to be maintained below 0.2 x VDD, all other inputs may be undefined). RESET\_n needs to be maintained below 0.2 x VDD for minimum 200µs with stable power and TEN needs to be maintained below 0.2 x VDD for minimum 700us with stable power. CKE is pulled "Low" anytime before RESET\_n being de-asserted (min. time 10ns). The power voltage ramp time between 300mV to VDD<sub>min</sub> must be no greater than 200ms; and during the ramp, VDD ≥ VDDQ and (VDD-VDDQ) <0.3 Volts. VPP must ramp at the same time or earlier than VDD and VPP must be equal to or higher than VDD at all times.</p>
  - VDD and VDDQ are driven from a single power converter output, AND
  - The voltage levels on all pins other than VDD,VDDQ,VSS,VSSQ must be less than or equal to VDDQ and VDD on
    one side and must be larger than or equal to VSSQ and VSS on the other side. In addition, VTT is limited to 0.76 V
    max once power ramp is finished, AND
  - VrefCA tracks VDD/2.

OR

- Apply VDD without any slope reversal before or at the same time as VDDQ
- Apply VDDQ without any slope reversal before or at the same time as VTT & VrefCA.
- Apply VPP without any slope reversal before or at the same time as VDD.
- The voltage levels on all pins other than VDD, VDDQ, VSS, VSSQ must be less than or equal to VDDQ and VDD on one side and must be larger than or equal to VSSQ and VSS on the other side.
- 2. After RESET\_n is de-asserted, wait for another 500us until CKE becomes active. During this time, the DRAM will start internal initialization; this will be done independently of external clocks.
- 3. Clock (CK\_t, CK\_c) need to be started and stabilized for at least 10ns or 5tCK (which is larger) before CKE goes active. Since CKE is a synchronous signal, the corresponding setup time to clock (tIS) must be met. Also a Deselect command must be registered (with tIS set up time to clock) at clock edge Td. Once the CKE registered "High" after Reset, CKE needs to be continuously registered "High" until the initialization sequence is finished, including expiration of tDLLK and tZQ<sub>init</sub>.
- 4. The DDR4 SDRAM keeps its on-die termination in high-impedance state as long as RESET\_n is asserted. Further, the SDRAM keeps its on-die termination in high impedance state after RESET\_n deassertion until CKE is registered HIGH. The ODT input signal may be in undefined state until tIS before CKE is registered HIGH. When CKE is registered HIGH, the ODT input signal may be statically held at either LOW or HIGH. If RTT\_NOM is to be enabled in MR1 the ODT input signal must be statically held LOW. In all cases, the ODT input signal remains static until the power up initialization sequence is finished, including the expiration of tDLLK and tZQ<sub>init</sub>.
- 5. After CKE is being registered high, wait minimum of Reset CKE Exit time, tXPR, before issuing the first MRS command to load mode register. (tXPR=Max(tXS, 5nCK)]
- 6. Issue MRS Command to to load MR3 with all application settings( To issue MRS command to MR3, provide "Low" to BG0, "High" to BA1, BA0)
- 7. Issue MRS command to load MR6 with all application settings (To issue MRS command to MR6, provide "Low" to BA0, "High" to BG0, BA1)
- 8. Issue MRS command to load MR5 with all application settings (To issue MRS command to MR5, provide "Low" to BA1, "High" to BG0, BA0)
- 9. Issue MRS command to load MR4 with all application settings (To issue MRS command to MR4, provide "Low" to BA1, BA0, "High" to BG0)
- 10. Issue MRS command to load MR2 with all application settings (To issue MRS command to MR2, provide "Low" to BG0, BA0, "High" to BA1)
- 11. Issue MRS command to load MR1 with all application settings (To issue MRS command to MR1, provide "Low" to BG0, BA1, "High" to BA0).
- 12. Issue MRS command to load MR0 with all application settings (To issue MRS command to MR0, provide "Low" to BG0, BA1, BA0)
- 13. Issue ZQCL command to starting ZQ calibration
- 14. Wait for both tDLLK and tZQ init completed
- 15. The DDR4 SDRAM is now ready for read/Write training (include Vref training and Write leveling).





RESET\_n and Initialization Sequence at Power- on Ramping

#### Note:

- 1. From time point "Td" until "Tk", DES commands must be applied between MRS and ZQCL commands.
- 2. MRS Commands must be issued to all Mode Registers that have defined settings.

# **VDD Slew rate at Power-up Initialization Sequence**

#### **VDD Slew Rate**

| Symbol              | Min   | Max | Unit              |
|---------------------|-------|-----|-------------------|
| VDD_sl <sup>a</sup> | 0.004 | 600 | V/ms <sup>b</sup> |
| VDD_ona             |       | 200 | ms <sup>c</sup>   |

- a. Measurement made between 300mv and 80% VDD minimum.
- b. 20 MHz bandlimited measurement.
- c. Maximum time to ramp VDD from 300 mv to VDD minimum.

Publication Date: Sep. 2022 Revision: 1.0 9/294



#### **Reset Initialization with Stable Power**

The following sequence is required for RESET at no power interruption initialization.

- 1. Asserted RESET\_n below 0.2 \* VDD anytime when reset is needed (all other inputs may be undefined). RESET\_n needs to be maintained for minimum tPW\_RESET. CKE is pulled "LOW" before RESET\_n being de-asserted (min. time 10 ns).
- 2. Follow steps 2 to 10 in "Power-up Initialization Sequence".
- 3. The Reset sequence is now completed, DDR4 SDRAM is ready for Read/Write training (include Vref training and Write leveling)



**Reset Procedure at Power Stable** 

#### Note:

- 1. From time point 'Td' until 'Tk', DES commands must be applied between MRS and ZQCL commands
- 2. MRS Commands must be issued to all Mode Registers that have defined settings.

11/294



# **Register Definition**

# Programming the mode registers

For application flexibility, various functions, features, and modes are programmable in seven Mode Registers, provided by the DDR4 SDRAM, as user defined variables and they must be programmed via a Mode Register Set (MRS) command. The mode registers are divided into various fields depending on the functionality and/or modes. As not all the Mode Registers (MR#) have default values defined, contents of Mode Registers must be initialized and/or re-initialized, i. e. written, after power up and/or reset for proper operation. Also the contents of the Mode Registers can be altered by re-executing the MRS command during normal operation. When programming the mode registers, even if the user chooses to modify only a sub-set of the MRS fields, all address fields within the accessed mode register must be redefined when the MRS command is issued. MRS command and DLL Reset do not affect array contents, which means these commands can be executed any time after power-up without affecting the array contents. MRS Commands can be issued only when DRAM is at idle state. The mode register set command cycle time, tMRD is required to complete the write operation to the mode register and is the minimum time required between two MRS commands.



#### Note:

- This timing diagram shows C/A Parity Latency mode is "Disable" case.
- List of MRS commands exception that do not apply to tMRD
  - Gear down mode
  - C/A Parity Latency mode
  - CS to Command/Address Latency mode
  - Per DRAM Addressability mode
  - VrefDQ training Value, VrefDQ Training mode and VrefDQ training Range

Some of the Mode Register setting affect to address/command/control input functionality. These case, next MRS command can be allowed when the function updating by current MRS command completed.

The MRS commands that do not apply tMRD timing to next MRS command are listed in Note 2 of tMRD Timing figure.

These MRS command input cases have unique MR setting procedure, so refer to individual function description.

The most MRS command to Non-MRS command delay, tMOD, is required for the DRAM to update the features, and is the minimum time required from an MRS command to a non-MRS command excluding DES shown in tMOD Timing figure.





# tMOD Timing

#### Note:

- 1. This timing diagram shows CA Parity Latency mode is "Disable" case.
- 2. List of MRS commands exception that do not apply to tMOD
  - DLL Enable, DLL Reset
  - VrefDQ training Value, internal Vref Monitor, VrefDQ Training mode and VrefDQ training Range
  - Gear down mode
  - Per DRAM addressability mode
  - Maximum power saving mode
  - CA Parity mode

Some of the mode register setting cases, function updating takes longer than tMOD. The MRS commands that do not apply tMOD timing to next valid command excluding DES is listed in Note 2 of tMOD Timing figure. These MRS command input cases have unique MR setting procedure, so refer to individual function description.





ODT Status at MRS affecting ODT turn-on/off timing

#### Note:

- 1. This timing diagram shows CA Parity Latency mode is "Disable" case.
- 2. When an MRS command mentioned in this note affects RTT\_NOM turn on timings, RTT\_NOM turn off timings and RTT\_NOM value, this means the MR register value changes. The ODT signal should set to be low for at least DODTLoff +1 clock before their affecting MRS command is issued and remain low until tMOD expires. The following MR registers affects RTT\_NOM turn on timings, RTT\_NOM turn off timings and RTT\_NOM value and it requires ODT to be low when an MRS command change the MR register value. If there are no change the MR register value that correspond to commands mentioned in this note, then ODT signal is not require to be low.
  - DLL control for precharge power down
  - Additive latency and CAS read latency
  - DLL enable and disable
  - CAS write latency
  - CA Parity mode
  - Gear Down mode
  - RTT\_NOM

The mode register contents can be changed using the same command and timing requirements during normal operation as long as the DRAM is in idle state, i.e., all banks are in the precharged state with tRP satisfied, all data bursts are completed and CKE is high prior to writing into the mode register. For MRS command, If RTT\_Nom function is intended to change (enable to disable and vice versa) or already enabled in DRAM MR, ODT signal must be registered Low ensuring RTT\_NOM is in an off state prior to MRS command affecting RTT\_NOM turn-on and off timing. Refer to note2 of ODT Status at MRS affecting ODT turn-on/off timing figure for this type of MRS. The ODT signal may be registered high after tMOD has expired. ODT signal is a don't care during MRS command if DRAM RTT\_Nom function is disabled in the mode register prior and after an MRS command.



# **Mode Register**

## Mode Register 0

| Address                   | Operating Mode             | Description                                                                                                                                          |  |  |
|---------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| BG1                       | RFU                        | 0 = must be programmed to 0 during MRS                                                                                                               |  |  |
| BG0, BA1:BA0              | MR Select                  | 000 = MR0                                                                                                                                            |  |  |
| A17                       | RFU                        | 0 = must be programmed to 0 during MRS                                                                                                               |  |  |
| A13 <sup>5</sup> , A11:A9 | WR and RTP <sup>2, 3</sup> | Write Recovery and Read to Precharge for auto precharge (see Write Recovery and Read to Precharge (cycles) table)                                    |  |  |
| A8                        | DLL Reset                  | 0 = NO 1 = Yes                                                                                                                                       |  |  |
| A7                        | TM                         | 0 = Normal 1 = Test                                                                                                                                  |  |  |
| A12, A6:A4,A2             | CAS Latency <sup>4</sup>   | (see CAS Latency table)                                                                                                                              |  |  |
| A3                        | Read Burst Type            | 0 = Sequential 1 = Interleave                                                                                                                        |  |  |
| A1:A0                     | Burst Length               | 00 = 8 (Fixed) Abbreviated BL8MRS<br>01 = BC4 or 8 (on the fly) Abbreviated BC4OTF or BL8OTF<br>10 = BC4 (Fixed) Abbreviated BC4MRS<br>11 = Reserved |  |  |

#### Note:

- 1. Reserved for Register control word setting. DRAM ignores MR command with BG0, BA1;BA0=111 and doesn't respond. When RFU MR code setting is inputted, DRAM operation is not defined.
- 2. WR (write recovery for autoprecharge)min in clock cycles is calculated following rounding algorithm defined.

  The WR value in the mode register must be programmed to be equal or larger than WRmin. The programmed WR value is used with tRP to determine tDAL.
- 3. The table shows the encodings for Write Recovery and internal Read command to Precharge command delay. For actual Write recovery timing, please refer to AC timing table.
- 4. The table only shows the encodings for a given Cas Latency. For actual supported Cas Latency, please refer to speedbin tables for each frequency. Cas Latency controlled by A12 is optional for 4Gb device.
- 5. A13 for WR and RTP setting is optional for 4Gb.

Publication Date: Sep. 2022 Revision: 1.0 14/294



# Write Recovery and Read to Precharge (cycles)

| A13 | A11 | A10 | A9 | WR       | RTP      |
|-----|-----|-----|----|----------|----------|
| 0   | 0   | 0   | 0  | 10       | 5        |
| 0   | 0   | 0   | 1  | 12       | 6        |
| 0   | 0   | 1   | 0  | 14       | 7        |
| 0   | 0   | 1   | 1  | 16       | 8        |
| 0   | 1   | 0   | 0  | 18       | 9        |
| 0   | 1   | 0   | 1  | 20       | 10       |
| 0   | 1   | 1   | 0  | 22       | 11       |
| 0   | 1   | 1   | 1  | 24       | 12       |
| 1   | 0   | 0   | 0  | 26       | 13       |
| 1   | 0   | 0   | 1  | Reserved | Reserved |
| 1   | 0   | 1   | 0  | Reserved | Reserved |
| 1   | 0   | 1   | 1  | Reserved | Reserved |
| 1   | 1   | 0   | 0  | Reserved | Reserved |
| 1   | 1   | 0   | 1  | Reserved | Reserved |
| 1   | 1   | 1   | 0  | Reserved | Reserved |
| 1   | 1   | 1   | 1  | Reserved | Reserved |

Publication Date: Sep. 2022 Revision: 1.0 15/294



# **CAS Latency**

| A12 | A6 | A5 | A4 | A2 | CAS Latency               |
|-----|----|----|----|----|---------------------------|
| 0   | 0  | 0  | 0  | 0  | 9                         |
| 0   | 0  | 0  | 0  | 1  | 10                        |
| 0   | 0  | 0  | 1  | 0  | 11                        |
| 0   | 0  | 0  | 1  | 1  | 12                        |
| 0   | 0  | 1  | 0  | 0  | 13                        |
| 0   | 0  | 1  | 0  | 1  | 14                        |
| 0   | 0  | 1  | 1  | 0  | 15                        |
| 0   | 0  | 1  | 1  | 1  | 16                        |
| 0   | 1  | 0  | 0  | 0  | 18                        |
| 0   | 1  | 0  | 0  | 1  | 20                        |
| 0   | 1  | 0  | 1  | 0  | 22                        |
| 0   | 1  | 0  | 1  | 1  | 24                        |
| 0   | 1  | 1  | 0  | 0  | 23                        |
| 0   | 1  | 1  | 0  | 1  | 17                        |
| 0   | 1  | 1  | 1  | 0  | 19                        |
| 0   | 1  | 1  | 1  | 1  | 21                        |
| 1   | 0  | 0  | 0  | 0  | 25                        |
| 1   | 0  | 0  | 0  | 1  | 26                        |
| 1   | 0  | 0  | 1  | 0  | 27 ( only 3DS available ) |
| 1   | 0  | 0  | 1  | 1  | 28                        |
| 1   | 0  | 1  | 0  | 0  | reserved for 29           |
| 1   | 0  | 1  | 0  | 1  | 30                        |
| 1   | 0  | 1  | 1  | 0  | reserved for 31           |
| 1   | 0  | 1  | 1  | 1  | 32                        |
| 1   | 1  | 0  | 0  | 0  | reserved                  |

Publication Date: Sep. 2022 Revision: 1.0 16/294



## **Mode Register 1**

| Address      | Operating Mode                  | Description                                                                                                                                                                                 |  |
|--------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| BG1          | RFU                             | 0 = must be programmed to 0 during MRS                                                                                                                                                      |  |
| BG0, BA1:BA0 | MR Select                       | 000 = MR0                                                                                                                                                                                   |  |
| A17          | RFU                             | 0 = must be programmed to 0 during MRS                                                                                                                                                      |  |
| A13, A6,A5   | Rx CTLE control                 | 000 = Vendor Optimized Setting (default) 001 = vendor defined 010 = vendor defined 011 = vendor defined 100 = vendor defined 101 = vendor defined 110 = vendor defined 111 = vendor defined |  |
| A12          | Qoff <sup>1</sup>               | 0 = Output buffer enabled<br>1 = Output buffer disabled                                                                                                                                     |  |
| A11          | TDQS enable                     | 0 = Disable 1 = Enable                                                                                                                                                                      |  |
| A10, A9,A8   | RTT_NOM                         | (see RTT_NOM table)                                                                                                                                                                         |  |
| A7           | Write Leveling Enable           | 0 = Disable 1 = Enable                                                                                                                                                                      |  |
| A4,A3        | Additive Latency                | 00 = 0(AL disabled) 10 = CL-2<br>01 = CL-1 11 = Reserved                                                                                                                                    |  |
| A2,A1        | Output Driver Impedance Control | (see Output Driver Impedance Control table)                                                                                                                                                 |  |
| A0           | DLL Enable                      | 0 = Disable <sup>2</sup> 1 = Enable                                                                                                                                                         |  |

#### Note:

- 1. Outputs disabled DQs, DQS\_ts, DQS\_cs.
- 2. States reversed to "0 as Disable" with respect to DDR4.
- 3. Reserved for Register control word setting .DRAM ignores MR command with BG0,BA1;BA0=111 and doesn't respond. When RFU MR code setting is inputted, DRAM operation is not defined.

Publication Date: Sep. 2022 Revision: 1.0 17/294



# RTT\_NOM

| A10 | A9 | A8 | RTT_NOM         |
|-----|----|----|-----------------|
| 0   | 0  | 0  | RTT_NOM Disable |
| 0   | 0  | 1  | RZQ/4           |
| 0   | 1  | 0  | RZQ/2           |
| 0   | 1  | 1  | RZQ/6           |
| 1   | 0  | 0  | RZQ/1           |
| 1   | 0  | 1  | RZQ/5           |
| 1   | 1  | 0  | RZQ/3           |
| 1   | 1  | 1  | RZQ/7           |

# **Output Driver Impedance Control**

| A2 | <b>A</b> 1 | Output Driver Impedance Control |  |
|----|------------|---------------------------------|--|
| 0  | 0          | RZQ/7                           |  |
| 0  | 1          | RZQ/5                           |  |
| 1  | 0          | Reserved                        |  |
| 1  | 1          | Reserved                        |  |

Publication Date: Sep. 2022 Revision: 1.0 18/294



# Mode Register 2

| Address      | Operating Mode                       | Description                                                                                                                                                                                           |
|--------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BG1          | RFU                                  | 0 = must be programmed to 0 during MRS                                                                                                                                                                |
| BG0, BA1:BA0 | MR Select                            | 000 = MR0                                                                                                                                                                                             |
| A17          | RFU                                  | 0 = must be programmed to 0 during MRS                                                                                                                                                                |
| A13          | RFU                                  | 0 = must be programmed to 0 during MRS                                                                                                                                                                |
| A12          | Write CRC                            | 0 = Disable 1 = Enable                                                                                                                                                                                |
| A11, A10:A9  | RTT_WR                               | (see RTT_WR table)                                                                                                                                                                                    |
| A8, A2       | RFU                                  | 0 = must be programmed to 0 during MRS                                                                                                                                                                |
| A7:A6        | Low Power Auto Self Refresh (LP ASR) | 00 = Manual Mode (Normal Operaing Temperature Range) 01 = Manual Mode (Reduced Operating Temperature Range) 10 = Manual Mode (Extended Operating Temperature Range) 11 = ASR Mode (Auto Self Refresh) |
| A5:A3        | CAS Write Latency(CWL)               | see CWL (CAS Write Latency) table)                                                                                                                                                                    |
| A1:A0        | RFU                                  | 0 = must be programmed to 0 during MRS                                                                                                                                                                |

#### Note:

Publication Date: Sep. 2022 Revision: 1.0 19/294

<sup>1.</sup> Reserved for Register control word setting .DRAM ignores MR command with BG0,BA1;BA0=111 and doesn't respond. When RFU MR code setting is inputted, DRAM operation is not defined.



# $RTT_WR$

| A11 | A10 | A9 | RTT_WR          |  |  |
|-----|-----|----|-----------------|--|--|
| 0   | 0   | 0  | Dynamic ODT Off |  |  |
| 0   | 0   | 1  | RZQ/2           |  |  |
| 0   | 1   | 0  | RZQ/1           |  |  |
| 0   | 1   | 1  | Hi-Z            |  |  |
| 1   | 0   | 0  | RZQ/3           |  |  |
| 1   | 0   | 1  | Reserved        |  |  |
| 1   | 1   | 0  | Reserved        |  |  |
| 1   | 1   | 1  | Reserved        |  |  |

# **CWL (CAS Write Latency)**

| A5 | A4 | А3 | CWL | •          | ta Rate in MT/s<br>rite Preamble |             | a Rate in MT/s<br>ite Preamble <sup>1</sup> |
|----|----|----|-----|------------|----------------------------------|-------------|---------------------------------------------|
|    |    |    |     | 1st Set    | 2nd Set                          | 1st Set     | 2nd Set                                     |
| 0  | 0  | 0  | 9   | 1600       |                                  |             |                                             |
| 0  | 0  | 1  | 10  | 1866       |                                  |             |                                             |
| 0  | 1  | 0  | 11  | 2133       | 1600                             |             |                                             |
| 0  | 1  | 1  | 12  | 2400       | 1866                             |             |                                             |
| 1  | 0  | 0  | 14  | 2666       | 2133                             | 2400        |                                             |
| 1  | 0  | 1  | 16  | 2933/ 3200 | 2400                             | 2666        | 2400                                        |
| 1  | 1  | 0  | 18  |            | 2666                             | 2933 / 3200 | 2666                                        |
| 1  | 1  | 1  | 20  |            | 2933 / 3200                      |             | 2933 / 3200                                 |

#### Note

1. The 2 tCK Write Preamble is valid for DDR4-2400/2666/2933/3200 Speed Grade. For the 2nd Set of 2 tCK Write Preamble, no additional CWL is needed.



# **Mode Register 3**

| Address      | Operating Mode                                | Description                                                      |
|--------------|-----------------------------------------------|------------------------------------------------------------------|
| BG1          | RFU                                           | 0 = must be programmed to 0 during MRS                           |
| BG0, BA1:BA0 | MR Select                                     | 000 = MR0                                                        |
| A17          | RFU                                           | 0 = must be programmed to 0 during MRS                           |
| A13          | RFU                                           | 0 = must be programmed to 0 during MRS                           |
| A12:A11      | MPR Read Format                               | 00 = Serial 10 = Staggered<br>01 = Parallel 11 = Reserved        |
| A10:A9       | Write CMD Latency when CRC and DM are enabled | see Write Command Latency when CRC and DM are both enabled table |
| A8, A6       | Fine Granularity Refresh Mode                 | see Fine Granularity Refresh Mode table                          |
| A5           | Temperature sensor readout                    | 0 = Disable 1 = Enable                                           |
| A4           | Per DRAM Addressability                       | 0 = Disable 1 = Enable                                           |
| A3           | Geardown Mode                                 | 0 = 1/2 Rate 1 = 1/4 Rate                                        |
| A2           | MPR Operation                                 | 0 = Normal 1 = Dataflow from/to MPR                              |
| A1:A0        | MPR page Selection                            | 00 = Page0                                                       |

### Note:

Publication Date: Sep. 2022 Revision: 1.0 21/294

<sup>1.</sup> Reserved for Register control word setting. DRAM ignores MR command with BG0,BA1;BA0=111 and doesn't respond. When RFU MR code setting is inputted, DRAM operation is not defined.



# **Fine Granularity Refresh Mode**

| A8 | A7 | A6 | Fine Granularity Refresh |  |  |  |
|----|----|----|--------------------------|--|--|--|
| 0  | 0  | 0  | Normal (Fixed 1x)        |  |  |  |
| 0  | 0  | 1  | Fixed 2x                 |  |  |  |
| 0  | 1  | 0  | Fixed 4x                 |  |  |  |
| 0  | 1  | 1  | Reserved                 |  |  |  |
| 1  | 0  | 0  | Reserved                 |  |  |  |
| 1  | 0  | 1  | Enable on the fly 2x     |  |  |  |
| 1  | 1  | 0  | Enable on the fly 4x     |  |  |  |
| 1  | 1  | 1  | Reserved                 |  |  |  |

# MR3 A<10:9> Write Command Latency when CRC and DM are both enabled

| A10 | A9 | CRC+DM Write Command Latency | Operating Data Rate |  |  |  |
|-----|----|------------------------------|---------------------|--|--|--|
| 0   | 0  | 4nCK                         | 1600                |  |  |  |
| 0   | 1  | 5nCK                         | 1866,2133,2400,2666 |  |  |  |
| 1   | 0  | 6nCK                         | 2933,3200           |  |  |  |
| 1   | 1  | RFU                          | RFU                 |  |  |  |

#### Note:

- 1. Write Command latency when CRC and DM are both enabled:
- 2. At less than or equal to 1600 then 4nCK; neither 5nCK nor 6nCK
- 3. At greater than 1600 and less than or equal to 2666 then 5nCK; neither 4nCK nor 6nCK
- 4. At greater than 2666 and less than or equal to 3200 then 6nCK; neither 4nCK nor 5nCK

Publication Date: Sep. 2022 Revision: 1.0 22/294



# MPR page0 (Training Pattern)

| Address | MPR Location | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | Note              |
|---------|--------------|-----|-----|-----|-----|-----|-----|-----|-----|-------------------|
| BA1:BA0 | 00 = MPR0    | 0   | 1   | 0   | 1   | 0   | 1   | 0   | 1   | Read/             |
|         | 01 = MPR1    | 0   | 0   | 1   | 1   | 0   | 0   | 1   | 1   | Write<br>(default |
|         | 10 = MPR2    | 0   | 0   | 0   | 0   | 1   | 1   | 1   | 1   |                   |
|         | 11 = MPR3    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | value)            |

#### **MPR Data Format**

# MPR page1 (CA Parity Error Log)

| Address | MPR Location | [7]             | [6]             | [5]      | [4]          | [3]             | [2]   | [1]   | [0]           | Note         |
|---------|--------------|-----------------|-----------------|----------|--------------|-----------------|-------|-------|---------------|--------------|
|         | 00 = MPR0    | A[7]            | A[6]            | A[5]     | A[4]         | A[3]            | A[2]  | A[1]  | A[0]          |              |
|         | 01 = MPR1    | CAS_n/<br>A15   | WE_n/<br>A14    | A[13]    | A[12]        | A[11]           | A[10] | A[9]  | A[8]          |              |
| BA1:BA0 | 10 = MPR2    | PAR             | ACT_n           | BG[1]    | BG[0]        | BA[1]           | BA[0] | A[17] | RAS_n/<br>A16 | Read<br>only |
|         |              | CRC             | CA<br>Parity    | CA       | Parity Laten | cy <sup>4</sup> |       |       |               | oy           |
|         | 11 = MPR3    | Error<br>Status | Error<br>Status | MR5.A[2] | MR5.A[1]     | MR5.A[0]        | C[2]  | C[1]  | C[0]          |              |

#### Note:

- 1. MPR used for C/A parity error log readout is enabled by setting A[2] in MR3
- 2. For higher density of DRAM, where A[17] is not used, MPR2[1] should be treated as don't care.
- 3. If a device is used in monolithic application, where C[2:0] are not used, then MPR3[2:0] should be treated as don't care.
- 4. MPR3 bit 0~2 (CA parity latency) reflects the latest programmed CA parity latency values.



## MPR page2 (MRS Readout)

| Address | MPR<br>Location | [7]                      | [6]     | [5]                                                    | [4]               | [3]         | [2] | [1] | [0]               | Note |  |
|---------|-----------------|--------------------------|---------|--------------------------------------------------------|-------------------|-------------|-----|-----|-------------------|------|--|
|         | OO MDDO         | hPPR                     | sPPR    | sPPR RTT_WR Temperature Sensor Status CRC Write Enable |                   |             |     |     |                   |      |  |
|         | 00 = MPR0       | _                        | _       | MR2                                                    | _                 | _           | MR2 | N   | IR2               |      |  |
|         |                 |                          |         | A11                                                    |                   | _           | A12 | A10 | A9                |      |  |
|         | 01 = MPR1       | Vref DQ<br>Trng<br>range |         |                                                        | Geardwn<br>Enable |             |     |     |                   |      |  |
| DA4.DA0 | UI = WIPKI      | MR6                      | MR6     |                                                        |                   |             |     |     | MR3               | Read |  |
| BA1:BA0 |                 | A6                       | A5      | A4                                                     | А3                | A2          | A1  | A0  | A3                | only |  |
|         |                 |                          | C       | CAS Latency CAS Write                                  |                   |             |     |     | CAS Write Latency |      |  |
|         | 10 = MPR2       |                          |         | MR0                                                    |                   |             |     | MR2 |                   |      |  |
|         |                 | A6                       | A5      | A4                                                     | A2                | A12         | A5  | A4  | A3                |      |  |
|         |                 |                          | Rtt_Nom |                                                        |                   | Rtt_Park Dr |     |     | npedance          |      |  |
|         | 11 = MPR3       |                          | MR1     |                                                        |                   | MR5         |     | N   | IR1               |      |  |
|         |                 | A10                      | A9      | A6                                                     | A8                | A7          | A6  | A2  | A1                |      |  |

MR bit for Temperature Sensor Readout

MR3 bit A5=1: DRAM updates the temperature sensor status to MPR Page 2 (MPR0 bits A4:A3). Temperature data is guaranteed by the DRAM to be no more than 32ms old at the time of MPR Read of the Temperature Sensor Status bits.

MR3 bit A5=0: DRAM disables updates to the temperature sensor status in MPR Page 2(MPR0-bit A4:A3)

| MPR0 bit A4 | MPR0 bit A3 | Refresh Rate Range          |  |  |  |
|-------------|-------------|-----------------------------|--|--|--|
| 0           | 0           | Sub 1X refresh ( > tREFI)   |  |  |  |
| 0           | 1           | 1X refresh rate(= tREFI)    |  |  |  |
| 1           | 0           | 2X refresh rate(1/2* tREFI) |  |  |  |
| 1           | 1           | rsvd                        |  |  |  |

# MPR page3 (Vendor use only)<sup>1</sup>

| Address | MPR Location | [7] | [6]        | [5]  | [4] | [3] | [2] | [1] | [0] | Note |
|---------|--------------|-----|------------|------|-----|-----|-----|-----|-----|------|
|         | 00 = MPR0    |     | don't care |      |     |     |     |     |     |      |
| DA4.DA0 | 01 = MPR1    |     | don't care |      |     |     |     |     |     | Read |
| BA1:BA0 | 10 = MPR2    |     | don't care |      |     |     |     |     |     | only |
|         | 11 = MPR3    |     | don't      | care |     |     | M   | AC  |     |      |

#### Note:

1. MPR page3 is specifically assigned to DRAM. Actual encoding method is vendor specific.

Publication Date: Sep. 2022 Revision: 1.0 24/294



## Mode Register 4

| Address      | Operating Mode                       | Description                                                                |                                                                                     |
|--------------|--------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
| BG1          | RFU                                  | 0 = must be programmed to                                                  | 0 during MRS                                                                        |
| BG0, BA1:BA0 | MR Select                            | 000 = MR0<br>001 = MR1<br>010 = MR2<br>011 = MR3                           | 100 = MR4<br>101 = MR5<br>110 = MR6<br>111 = RCW <sup>1</sup>                       |
| A17          | RFU                                  | 0 = must be programmed to                                                  | 0 during MRS                                                                        |
| A13          | hPPR                                 | 0 = Disable                                                                | 1 = Enable                                                                          |
| A12          | Write Preamble                       | 0 = 1 nCK                                                                  | 1 = 2 nCK                                                                           |
| A11          | Read Preamble                        | 0 = 1 nCK                                                                  | 1 = 2 nCK                                                                           |
| A10          | Read Preamble Training Mode          | 0 = Disable                                                                | 1 = Enable                                                                          |
| A9           | Self Refresh Abort                   | 0 = Disable                                                                | 1 = Enable                                                                          |
| A8:A6        | CS to CMD/ADDR Latency Mode (cycles) | 000 = Disable<br>001 = 3<br>010 = 4<br>011 = 5<br>(see CS to CMD / ADDR La | 100 = 6<br>101 = 8<br>110 = Reserved<br>111 = Reserved<br>tency Mode Setting table) |
| A5           | sPPR                                 | 0 = Disable                                                                | 1 = Enable                                                                          |
| A4           | Internal Vref Monitor                | 0 = Disable                                                                | 1 = Enable                                                                          |
| A3           | Temperature Controlled Refresh Mode  | 0 = Disable                                                                | 1 = Enable                                                                          |
| A2           | Temperature Controlled Refresh Range | 0 = Normal                                                                 | 1 = Extended                                                                        |
| A1           | Maximum Power Down Mode              | 0 = Disable                                                                | 1 = Enable                                                                          |
| A0           | RFU                                  | 0 = must be programmed to                                                  | 0 during MRS                                                                        |

#### Note:

# CS to CMD / ADDR Latency Mode Setting

| A8 | A7 | A6 | CAL      |
|----|----|----|----------|
| 0  | 0  | 0  | Disable  |
| 0  | 0  | 1  | 3        |
| 0  | 1  | 0  | 4        |
| 0  | 1  | 1  | 5        |
| 1  | 0  | 0  | 6        |
| 1  | 0  | 1  | 8        |
| 1  | 1  | 0  | Reserved |
| 1  | 1  | 1  | Reserved |

<sup>1.</sup> Reserved for Register control word setting .DRAM ignores MR command with BG0,BA1;BA0=111 and doesn't respond. When RFU MR code setting is inputted, DRAM operation is not defined.

Publication Date: Sep. 2022

26/294

Revision: 1.0



# Mode Register 5

| Address      | Operating Mode                          | Description                                                              |
|--------------|-----------------------------------------|--------------------------------------------------------------------------|
| BG1          | RFU                                     | 0 = must be programmed to 0 during MRS                                   |
| BG0, BA1:BA0 | MR Select                               | 000 = MR0                                                                |
| A17          | RFU                                     | 0 = must be programmed to 0 during MRS                                   |
| A13          | RFU                                     | 0 = must be programmed to 0 during MRS                                   |
| A12          | Read DBI                                | 0 = Disable 1 = Enable                                                   |
| A11          | Write DBI                               | 0 = Disable 1 = Enable                                                   |
| A10          | Data Mask                               | 0 = Disable 1 = Enable                                                   |
| A9           | CA parity Persistent                    | 0 = Disable 1 = Enable                                                   |
| A8:A6        | RTT_PARK                                | see RTT_PARK table                                                       |
| A5           | ODT Input Buffer during Power Down mode | 0 = ODT input buffer is activated<br>1 = ODT input buffer is deactivated |
| A4           | C/A Parity Error Status                 | 0 = Clear 1 = Error                                                      |
| A3           | CRC Error Clear                         | 0 = Clear 1 = Error                                                      |
| A2:A0        | C/A Parity Latency Mode                 | see the table of C/A Parity Latency Mode table                           |

#### Note:

<sup>1.</sup> Reserved for Register control word setting .DRAM ignores MR command with BG0,BA1;BA0=111 and doesn't respond. When RFU MR code setting is inputted, DRAM operation is not defined.

<sup>2.</sup> When RTT\_NOM Disable is set in MR1, A5 of MR5 will be ignored.



# RTT\_PARK

| A8 | <b>A</b> 7 | A6 | RTT_PARK         |
|----|------------|----|------------------|
| 0  | 0          | 0  | RTT_PARK Disable |
| 0  | 0          | 1  | RZQ/4            |
| 0  | 1          | 0  | RZQ/2            |
| 0  | 1          | 1  | RZQ/6            |
| 1  | 0          | 0  | RZQ/1            |
| 1  | 0          | 1  | RZQ/5            |
| 1  | 1          | 0  | RZQ/3            |
| 1  | 1          | 1  | RZQ/7            |

# **C/A Parity Latency Mode**

| A2 | A1 | A0 | PL         | Speed Bin      |
|----|----|----|------------|----------------|
| 0  | 0  | 0  | Disable    | _              |
| 0  | 0  | 1  | 4          | 1600,1866,2133 |
| 0  | 1  | 0  | 5          | 2400, 2666     |
| 0  | 1  | 1  | 6          | 2933, 3200     |
| 1  | 0  | 0  | 8          | RFU            |
| 1  | 0  | 1  | Reserved   | _              |
| 1  | 1  | 0  | Reserved   | _              |
| 1  | 1  | 1  | Reserved - |                |

#### Note:

1. Parity latency must be programmed according to timing parameters by speed grade table

Publication Date: Sep. 2022 Revision: 1.0 27/294



## Mode Register 6

| Address      | Operating Mode         | Description                                                    |  |  |  |  |
|--------------|------------------------|----------------------------------------------------------------|--|--|--|--|
| BG1          | RFU                    | 0 = must be programmed to 0 during MRS                         |  |  |  |  |
| BG0, BA1:BA0 | MR Select              | 000 = MR0                                                      |  |  |  |  |
| A17          | RFU                    | 0 = must be programmed to 0 during MRS                         |  |  |  |  |
| A13, A9, A8  | RFU                    | 0 = must be programmed to 0 during MRS                         |  |  |  |  |
| A12:A10      | tCCD_L                 | (see the table of "tCCD_L and tDLLK")                          |  |  |  |  |
| A7           | VrefDQ Training Enable | 0 = Disable (Normal operation Mode) 1 = Enable (Training Mode) |  |  |  |  |
| A6           | VrefDQ Training Range  | (see the table of "VrefDQ Training: Range")                    |  |  |  |  |
| A5:A0        | VrefDQ Training Value  | (see the table of "VrefDQ Training: Values")                   |  |  |  |  |

#### Note:

1. Reserved for Register control word setting . DRAM ignores MR command with BG0,BA1;BA0=111 and doesn't respond.

## tCCD\_L and tDLLK

| A12 | A11 | A10 | tCCD_L.min (nCK) <sup>1</sup> | tDLLKmin (nCK) <sup>1</sup> | Note                                             |  |  |
|-----|-----|-----|-------------------------------|-----------------------------|--------------------------------------------------|--|--|
| 0   | 0   | 0   | 4                             |                             | Data rate≦1333Mbps                               |  |  |
| 0   | 0   | 1   | 5                             | 597                         | 1333Mbps < Data rate≦1866Mbps<br>(1600/1866Mbps) |  |  |
| 0   | 1   | 0   | 6                             | 6 768 1866Mbps<br>(2133/240 |                                                  |  |  |
| 0   | 1   | 1   | 7                             | 1024                        | 2400Mbps < Data rate ≤2666Mbps<br>(2666Mbps)     |  |  |
| 1   | 0   | 0   | 8                             | 1024                        | 2666Mbps < Data rate ≤3200Mbps (2933/3200Mbps)   |  |  |
| 1   | 0   | 1   |                               |                             | _                                                |  |  |
| 1   | 1   | 0   | Reserved                      | _                           | _                                                |  |  |
| 1   | 1   | 1   |                               |                             | _                                                |  |  |

#### Note:

1. tCCD\_L/tDLLK should be programmed according to the value defined in AC parameter table per operating frequency

# **VrefDQ Training: Range**

| A6 | VrefDQ Range |
|----|--------------|
| 0  | Range 1      |
| 1  | Range 2      |

Elite Semiconductor Microelectronics Technology Inc Publication Date: Sep. 2022

Revision: 1.0 28/294



| A5:A0   | Range1 | Range2 |
|---------|--------|--------|
| 00 0000 | 60.00% | 45.00% |
| 00 0001 | 60.65% | 45.65% |
| 00 0010 | 61.30% | 46.30% |
| 00 0011 | 61.95% | 46.95% |
| 00 0100 | 62.60% | 47.60% |
| 00 0101 | 63.25% | 48.25% |
| 00 0110 | 63.90% | 48.90% |
| 00 0111 | 64.55% | 49.55% |
| 00 1000 | 65.20% | 50.20% |
| 00 1001 | 65.85% | 50.85% |
| 00 1010 | 66.50% | 51.50% |
| 00 1011 | 67.15% | 52.15% |
| 00 1100 | 67.80% | 52.80% |
| 00 1101 | 68.45% | 53.45% |
| 00 1110 | 69.10% | 54.10% |
| 00 1111 | 69.75% | 54.75% |
| 01 0000 | 70.40% | 55.40% |
| 01 0001 | 71.05% | 56.05% |
| 01 0010 | 71.70% | 56.70% |
| 01 0011 | 72.35% | 57.35% |
| 01 0100 | 73.00% | 58.00% |
| 01 0101 | 73.65% | 58.65% |
| 01 0110 | 74.30% | 59.30% |
| 01 0111 | 74.95% | 59.95% |
| 01 1000 | 75.60% | 60.60% |
| 01 1001 | 76.25% | 61.25% |

| A5:A0             | Range1   | Range2   |
|-------------------|----------|----------|
| 01 1010           | 76.90%   | 61.90%   |
| 01 1011           | 77.55%   | 62.55%   |
| 01 1100           | 78.20%   | 63.20%   |
| 01 1101           | 78.85%   | 63.85%   |
| 01 1110           | 79.50%   | 64.50%   |
| 01 1111           | 80.15%   | 65.15%   |
| 10 0000           | 80.80%   | 65.80%   |
| 10 0001           | 81.45%   | 66.45%   |
| 10 0010           | 82.10%   | 67.10%   |
| 10 0011           | 82.75%   | 67.75%   |
| 10 0100           | 83.40%   | 68.40%   |
| 10 0101           | 84.05%   | 69.05%   |
| 10 0110           | 84.70%   | 69.70%   |
| 10 0111           | 85.35%   | 70.35%   |
| 10 1000           | 86.00%   | 71.00%   |
| 10 1001           | 86.65%   | 71.65%   |
| 10 1010           | 87.30%   | 72.30%   |
| 10 1011           | 87.95%   | 72.95%   |
| 10 1100           | 88.60%   | 73.60%   |
| 10 1101           | 89.25%   | 74.25%   |
| 10 1110           | 89.90%   | 74.90%   |
| 10 1111           | 90.55%   | 75.55%   |
| 11 0000           | 91.20%   | 76.20%   |
| 11 0001           | 91.85%   | 76.85%   |
| 11 0010           | 92.50%   | 77.50%   |
| 11 0011 to 111111 | Reserved | Reserved |

## MR7 DRAM: Ignore

The DDR4 SDRAM shall ignore any access to MR7 for all DDR4 SDRAM. Any bit setting within MR7 may not take any effect in the DDR4 SDRAM.

Publication Date: Sep. 2022 Revision: 1.0 29/294



#### **Command Truth Table**

|                                              |              | Cł                | (E               |        |        |               |                  |              |             |             |           |              |                     |            |           |          |
|----------------------------------------------|--------------|-------------------|------------------|--------|--------|---------------|------------------|--------------|-------------|-------------|-----------|--------------|---------------------|------------|-----------|----------|
| Function                                     | Abbreviation | Previous<br>Cycle | Current<br>Cycle | CS_n   | ACT_n  | RAS_n<br>/A16 | CAS_n<br>/A15    | WE_n<br>/A14 | BG0-<br>BG1 | BA0-<br>BA1 | C2-<br>C0 | A12/<br>BC_n | A17,<br>A13,<br>A11 | A10/<br>AP | A0-<br>A9 | Note     |
| Mode Register Set                            | MRS          | Н                 | Н                | L      | Н      | L             | L                | L            | BG          | ВА          | V         |              | OP C                | ode        |           | 12       |
| Refresh                                      | REF          | Н                 | Н                | L      | Η      | L             | L                | Н            | V           | V           | V         | V            | V                   | V          | ٧         |          |
| Self Refresh Entry                           | SRE          | Н                 | L                | L      | Н      | L             | L                | Н            | V           | V           | V         | V            | V                   | V          | V         | 7,9      |
| Self Refresh Exit                            | SRX          | L                 | Н                | H<br>L | X<br>H | X<br>H        | X<br>H           | X            | X<br>V      | X<br>V      | X<br>V    | X<br>V       | X                   | X<br>V     | X<br>V    | 7,8,9,10 |
| Single Bank Precharge                        | PRE          | Н                 | Н                | L      | Н      | L             | Н                | L            | BG          | ВА          | V         | V            | V                   | L          | V         |          |
| Precharge all Banks                          | PREA         | Н                 | Н                | L      | Н      | L             | Н                | L            | V           | V           | V         | V            | V                   | Н          | V         |          |
| RFU                                          | RFU          | Н                 | Н                | L      | Н      | L             | Н                | Н            |             |             | •         | RFU          |                     |            |           |          |
| Bank Activate                                | ACT          | Н                 | Н                | L      | L      | Ac            | Row<br>Idress(RA | )            | BG          | ВА          | V         | Row          | / Addre             | ess (R     | A)        |          |
| Write (Fixed BL8 or BC4)                     | WR           | Н                 | Н                | L      | Η      | Н             | L                | L            | BG          | ВА          | V         | V            | V                   | L          | CA        |          |
| Write (BC4, on the Fly)                      | WRS4         | Η                 | Τ                | L      | Ι      | Η             | L                | L            | BG          | ВА          | V         | L            | V                   | L          | CA        |          |
| Write (BL8, on the Fly)                      | WRS8         | Н                 | Н                | L      | Н      | Н             | L                | L            | BG          | ВА          | V         | Н            | V                   | L          | CA        |          |
| Write with Auto Precharge (Fixed BL8 or BC4) | WRA          | Н                 | Н                | L      | Н      | Н             | L                | L            | BG          | ВА          | V         | V            | V                   | Н          | CA        |          |
| Write with Auto Precharge (BC4, on the Fly)  | WRAS4        | Н                 | Н                | Г      | Н      | Н             | L                | L            | BG          | ВА          | ٧         | L            | ٧                   | Н          | CA        |          |
| Write with Auto Precharge (BL8, on the Fly)  | WRAS8        | Н                 | Н                | L      | Н      | Н             | L                | L            | BG          | ВА          | ٧         | Н            | ٧                   | Н          | CA        |          |
| Read (Fixed BL8 or BC4)                      | RD           | Η                 | Τ                | L      | Ι      | Η             | L                | Н            | BG          | ВА          | V         | V            | V                   | L          | CA        |          |
| Read (BC4, on the Fly)                       | RDS4         | Н                 | Н                | L      | Н      | Н             | L                | Н            | BG          | ВА          | V         | L            | V                   | L          | CA        |          |
| Read (BL8, on the Fly)                       | RDS8         | Н                 | Н                | L      | Н      | Н             | L                | Н            | BG          | ВА          | V         | Н            | V                   | L          | CA        |          |
| Read with Auto Precharge (Fixed BL8 or BC4)  | RDA          | Н                 | Н                | L      | Н      | Н             | L                | Н            | BG          | ВА          | V         | V            | V                   | Н          | CA        |          |
| Read with Auto Precharge (BC4, on the Fly)   | RDAS4        | Н                 | Н                | L      | Н      | Н             | L                | Н            | BG          | ВА          | V         | L            | V                   | Н          | CA        |          |
| Read with Auto Precharge (BL8, on the Fly)   | RDAS8        | Н                 | Н                | L      | Н      | Н             | L                | Н            | BG          | ВА          | ٧         | Н            | V                   | Н          | CA        |          |
| No Operation                                 | NOP          | Н                 | Н                | L      | Η      | Н             | Н                | Н            | V           | V           | V         | V            | V                   | V          | V         | 10       |
| Device Deselected                            | DES          | Н                 | Н                | Н      | Х      | Х             | Х                | Х            | Х           | Х           | Х         | Х            | Х                   | Х          | Х         |          |
| Power Down Entry                             | PDE          | Н                 | L                | Н      | Х      | Х             | Х                | Х            | Х           | Х           | Х         | Х            | Х                   | Х          | Х         | 6        |
| Power Down Exit                              | PDX          | L                 | Н                | Н      | Х      | Х             | Х                | Х            | Х           | Х           | Х         | Х            | Х                   | Х          | Х         | 6        |
| ZQ calibration Long                          | ZQCL         | Н                 | Н                | L      | Н      | Н             | Н                | L            | V           | V           | V         | V            | V                   | Н          | V         |          |
| ZQ calibration Short                         | ZQCS         | Н                 | Н                | L      | Η      | Н             | Н                | L            | V           | V           | V         | V            | V                   | L          | V         |          |

#### Note:

- 1. All DDR4 SDRAM commands are defined by states of CS\_n, ACT\_n, RAS\_n/A16, CAS\_n/A15, WE\_n/A14 and CKE at the rising edge of the clock. The MSB of BG, BA, RA and CA are device density and configuration dependent. When ACT\_n = H; pins RAS\_n /A16, CAS\_n /A15, and WE\_n /A14 are used as command pins RAS\_n, CAS\_n, and WE\_n respectively. When ACT\_n = L; pins RAS\_n /A16, CAS\_n /A15, and WE\_n /A14 are used as address pins A16, A15, and A14 respectively
- 2. RESET\_n is Low enable command which will be used only for asynchronous reset so must be maintained HIGH during any function.
- 3. Bank Group addresses (BG) and Bank addresses (BA) determine which bank within a bank group to be operated upon. For MRS commands the BG and BA selects the specific Mode Register location.
- 4. "V" means "H or L (but a defined logic level)" and "X" means either "defined or undefined (like floating) logic level".
- 5. Burst reads or writes cannot be terminated or interrupted and Fixed/on-the-Fly BL will be defined by MRS.
- 6. The Power Down Mode does not perform any refresh operation.
- 7. The state of ODT does not affect the states described table of Command Truth. The ODT function is not available during Self Refresh.
- 8. Controller guarantees self refresh exit to be synchronous.
- 9. VPP and VREF(VrefCA) must be maintained during Self Refresh operation.
- 10. The No Operation command should be used in cases when the DDR4 SDRAM is in Gear Down Mode and Max Power Saving Mode Exit
- 11. Refer to the CKE Truth Table for more detail with CKE transition.
- 12. During a MRS command A17 is Reserved for Future Use and is device density and configuration dependent.

Publication Date: Sep. 2022 Revision: 1.0 30/294



#### **CKE Truth Table**

|                            | Ch                                   | (E                                | Command (N) <sup>3</sup> |                            |                |
|----------------------------|--------------------------------------|-----------------------------------|--------------------------|----------------------------|----------------|
| Current State <sup>2</sup> | Previous<br>Cycle <sup>1</sup> (N-1) | Current<br>Cycle <sup>1</sup> (N) | RAS_n,CAS_n, WE_n,CS_n   | Action (N) <sup>3</sup>    | Note           |
| Power Down                 | L                                    | L                                 | X                        | Maintain Power-Down        | 14, 15         |
| Power Down                 | L                                    | Н                                 | DESELECT                 | Power Down Exit            | 11, 14         |
| Calf Dafraah               | L                                    | L                                 | X                        | Maintain Self Refresh      | 15, 16         |
| Self Refresh               | L                                    | Н                                 | DESELECT                 | Self Refresh Exit          | 8, 12, 16      |
| Bank(s) Active             | Н                                    | L                                 | DESELECT                 | Active Power Down Entry    | 11, 13, 14     |
| Reading                    | Н                                    | L                                 | DESELECT                 | Power Down Entry           | 11, 13, 14, 17 |
| Writing                    | Н                                    | L                                 | DESELECT                 | Power Down Entry           | 11, 13, 14, 17 |
| Precharging                | Н                                    | L                                 | DESELECT                 | Power Down Entry           | 11, 13, 14, 17 |
| Refreshing                 | Н                                    | L                                 | DESELECT                 | Precharge Power Down Entry | 11             |
| All Davids Idla            | Н                                    | L                                 | DESELECT                 | Precharge Power Down Entry | 11,13, 14, 18  |
| All Banks Idle             | Н                                    | L                                 | REFRESH                  | Self Refresh Entry         | 9, 13, 18      |
| For more details v         | vith all signals S                   | ee "Command T                     | ruth Table".             |                            | 10             |

#### Note:

- 1. CKE (N) is the logic state of CKE at clock edge N; CKE (N-1) was the state of CKE at the previous clock edge.
- 2. Current state is defined as the state of the DDR4 SDRAM immediately prior to clock edge N.
- 3. COMMAND (N) is the command registered at clock edge N, and ACTION (N) is a result of COMMAND (N), ODT is not included here.
- 4. All states and sequences not shown are illegal or reserved unless explicitly described elsewhere in this document.
- 5. The state of ODT does not affect the states described CKE Truth Table. The ODT function is not available during Self-Refresh.
- 6. During any CKE transition (registration of CKE H->L or CKE L->H), the CKE level must be maintained until 1nCK prior to tCKEmin being satisfied (at which time CKE may transition again).
- 7. DESELECT and NOP are defined in the Command Truth Table.
- 8. On Self-Refresh Exit DESELECT commands must be issued on every clock edge occurring during the tXS period. Read or ODT commands may be issued only after tXSDLL is satisfied.
- 9. Self-Refresh mode can only be entered from the All Banks Idle state.
- 10. Must be a legal command as defined in the Command Truth Table.
- 11. Valid commands for Power-Down Entry and Exit are DESELECT only.
- 12. Valid commands for Self-Refresh Exit are DESELECT only except for Gear Down mode and Max Power Saving exit. NOP is allowed for these 2 modes.
- 13. Self-Refresh can not be entered during Read or Write operations. For a detailed list of restrictions See "Self-Refresh Operation" section.
- 14. The Power-Down does not perform any refresh operations.
- 15. "X" means "don't care" (including floating around VREF) in Self-Refresh and Power-Down. It also applies to Address pins.
- 16. VPP and VREF(VrefCA) must be maintained during Self-Refresh operation.
- 17. If all banks are closed at the conclusion of the read, write or precharge command, then Precharge Power-Down is entered, otherwise Active Power-Down is entered.
- 18. 'Idle state' is defined as all banks are closed (tRP, tDAL, etc. satisfied), no data bursts are in progress, CKE is high, and all timings from previous operations are satisfied (tMRD, tMOD, tRFC, tZQinit, tZQoper, tZQCS, etc.) as well as all Self-Refresh exit and Power-Down Exit parameters are satisfied (tXS, tXP,etc)



### **Burst Length, Type and Order**

Accesses within a given burst may be programmed to sequential or interleaved order. The burst type is selected via bit A3 of Mode Register MR0. The ordering of accesses within a burst is determined by the burst length, burst type, and the starting column address as shown in Table of Burst Type and Burst Order. The burst length is defined by bits A0-A1 of Mode Register MR0. Burst length options include fixed BC4, fixed BL8, and 'on the fly' which allows BC4 or BL8 to be selected coincident with the registration of a Read or Write command via A12/BC\_n.

| Burst<br>Length | Read/<br>Write | Starting<br>Column<br>Address<br>(A2,A1,A0) | Burst type:<br>Sequential<br>(decimal)<br>A3 = 0 | Burst type:<br>Interleaved<br>(decimal)<br>A3 = 1 | Note            |                 |         |
|-----------------|----------------|---------------------------------------------|--------------------------------------------------|---------------------------------------------------|-----------------|-----------------|---------|
|                 |                | 0,0,0                                       | 0,1,2,3,T,T,T,T                                  | 0,1,2,3,T,T,T,T                                   |                 |                 |         |
|                 |                | 0,0,1                                       | 1,2,3,0,T,T,T,T                                  | 1,0,3,2,T,T,T,T                                   |                 |                 |         |
|                 |                | 0,1,0                                       | 2,3,0,1,T,T,T,T                                  | 2,3,0,1,T,T,T,T                                   |                 |                 |         |
|                 | Read           | 0,1,1                                       | 3,0,1,2,T,T,T,T                                  | 3,2,1,0,T,T,T,T                                   | 100             |                 |         |
| 4               | Read           | 1,0,0                                       | 4,5,6,7,T,T,T,T                                  | 4,5,6,7,T,T,T,T                                   | 1,2,3           |                 |         |
| Chop            |                | 1,0,1                                       | 5,6,7,4,T,T,T,T                                  | 5,4,7,6,T,T,T                                     |                 |                 |         |
|                 |                | 1,1,0                                       | 6,7,4,5,T,T,T,T                                  | 6,7,4,5,T,T,T,T                                   |                 |                 |         |
|                 |                | 1,1,1                                       | 7,4,5,6,T,T,T,T                                  | 7,6,5,4,T,T,T,T                                   |                 |                 |         |
|                 | \A/nit a       | 0,V,V                                       | 0,1,2,3,X,X,X,X                                  | 0,1,2,3,X,X,X,X                                   | 4045            |                 |         |
|                 | Write          | vviile                                      | vviite                                           | 1,V,V                                             | 4,5,6,7,X,X,X,X | 4,5,6,7,X,X,X,X | 1,2,4,5 |
|                 |                | 0,0,0                                       | 0,1,2,3,4,5,6,7                                  | 0,1,2,3,4,5,6,7                                   |                 |                 |         |
|                 |                | 0,0,1                                       | 1,2,3,0,5,6,7,4                                  | 1,0,3,2,5,4,7,6                                   |                 |                 |         |
|                 |                | 0,1,0                                       | 2,3,0,1,6,7,4,5                                  | 2,3,0,1,6,7,4,5                                   |                 |                 |         |
|                 | Dand           | 0,1,1                                       | 3,0,1,2,7,4,5,6                                  | 3,2,1,0,7,6,5,4                                   | 2               |                 |         |
| 8               | Read           | 1,0,0                                       | 4,5,6,7,0,1,2,3                                  | 4,5,6,7,0,1,2,3                                   | 2               |                 |         |
|                 |                | 1,0,1                                       | 5,6,7,4,1,2,3,0                                  | 5,4,7,6,1,0,3,2                                   |                 |                 |         |
|                 |                | 1,1,0                                       | 6,7,4,5,2,3,0,1                                  | 6,7,4,5,2,3,0,1                                   |                 |                 |         |
|                 |                | 1,1,1                                       | 7,4,5,6,3,0,1,2                                  | 7,6,5,4,3,2,1,0                                   |                 |                 |         |
|                 | Write          | V,V,V                                       | 0,1,2,3,4,5,6,7                                  | 0,1,2,3,4,5,6,7                                   | 2,4             |                 |         |

#### Note:

- 1. In case of burst length being fixed to 4 by MR0 setting, the internal write operation starts two clock cycles earlier than the BL8 mode. This means that the starting point for tWR and tWTR will be pulled in by two clocks. In case of burst length being selected on-the-fly via A12/BC\_n, the internal write operation starts at the same point in time like a burst of 8 write operation. This means that during on-the-fly control, the starting point for tWR and tWTR will not be pulled in by two clocks.
- 2. 0~7 bit number is value of CA [2:0] that causes this bit to be the first read during a burst.
- 3. T: Output driver for data and strobes are in high impedance.
- 4. V: A valid logic level (0 or 1), but respective buffer input ignores level on input pins.
- 5. X: Do not Care.



## **BL8 Burst order with CRC Enabled**

DDR4 SDRAM supports fixed write burst ordering [A2:A1:A0=0:0:0] when write CRC is enabled in BL8 (fixed).

# **DLL-off Mode and DLL on/off Switching procedure**

# DLL on/off switching procedure

DDR4 SDRAM DLL-off mode is entered by setting MR1 bit A0 to "0"; this will disable the DLL for subsequent operations until A0 bit is set back to "1".

34/294



#### DLL "on" to DLL "off" Procedure

To switch from DLL "on" to DLL "off" requires the frequency to be changed during Self-Refresh, as outlined in the following procedure:

- Starting from Idle state (All banks pre-charged, all timings fulfilled, and DRAMs On-die Termination resistors, RTT\_NOM, 1. must be in high impedance state before MRS to MR1 to disable the DLL.)
- Set MR1 bit A0 to "0" to disable the DLL. 2.
- Wait tMOD. 3.
- Enter Self Refresh Mode; wait until (tCKSRE) is satisfied. 4.
- Change frequency, in guidance with "Input clock frequency change" section. 5.
- 6. Wait until a stable clock is available for at least (tCKSRX) at DRAM inputs.
- 7. Starting with the Self Refresh Exit command, CKE must continuously be registered HIGH until all tMOD timings from any MRS command are satisfied. In addition, if any ODT features were enabled in the mode registers when Self Refresh mode was entered, the ODT signal must continuously be registered LOW until all tMOD timings from any MRS command are satisfied. If RTT\_NOM features were disabled in the mode registers when Self Refresh mode was entered, ODT signal is Don't Care.
- 8. Wait tXS\_Fast or tXS\_Abort or tXS, then set Mode Registers with appropriate values (especially an update of CL, CWL and WR may be necessary. A ZQCL command may also be issued after tXS\_Fast).
  - -tXS ACT, PRE, PREA, REF, SRE, PDE, WR, WRS4, WRS8, WRA, WRAS4, WRAS8, RD, RDS4, RDS8, RDA, RDAS4, RDAS8 - tXS Fast - ZQCL, ZQCS, MRS commands. For MRS command, only DRAM CL and WR/RTP register in MR0, CWL register in MR2 and geardown mode in MR3 are allowed to be accessed provided DRAM is not in per DRAM addressibility mode. Access to other DRAM mode registers must satisfy tXS timing.
  - -tXS\_Abort If the MR4 bit A9 is enabled then the DRAM aborts any ongoing refresh and does not increment the refresh counter.

The controller can issue a valid command after a delay of tXS\_abort. Upon exit from Self-Refresh, the DDR4 SDRAM requires a minimum of one extra refresh command before it is put back into Self-Refresh Mode. This requirement remains the same irrespective of the setting of the MRS bit for self refresh abort.

9. Wait for tMOD, then DRAM is ready for next command.



**DLL Switch Sequence from DLL ON to DLL OFF** 

#### Note:

- Starting with Idle State, RTT in Stable 1
- 2. Disable DLL by setting MR1 Bit A0 to 0
- 3. Enter SR
- Change Frequency 4.
- Clock must be stable tCKSRX 5.
- Exit SR
- Update Mode registers allowed with DLL off parameters setting



#### DLL "off" to DLL "on" Procedure

To switch from DLL "off" to DLL "on" (with required frequency change) during Self-Refresh:

- 1. Starting from Idle state (All banks pre-charged, all timings fulfilled and DRAMs On-die Termination resistors (RTT\_NOM) must be in high impedance state before Self-Refresh mode is entered.)
- 2. Enter Self Refresh Mode, wait until tCKSRE satisfied.
- 3. Change frequency, in guidance with "Input clock frequency change" section.
- 4. Wait until a stable clock is available for at least (tCKSRX) at DRAM inputs.
- Starting with the Self Refresh Exit command, CKE must continuously be registered HIGH until tDLLK timing from subsequent DLL Reset command is satisfied. In addition, if any ODT features were enabled in the mode registers when Self Refresh mode was entered, the ODT signal must continuously be registered LOW until tDLLK timings from subsequent DLL Reset command is satisfied.
  - If RTT\_NOM were disabled in the mode registers when Self Refresh mode was entered, ODT signal is Don't care.
- Wait tXS or tXS\_ABORT depending on Bit A9 in MR4, then set MR1 bit A0 to "1" to enable the DLL.
- 7. Wait tMRD, then set MR0 bit A8 to "1" to start DLL Reset.
- 8. Wait tMRD, then set Mode Registers with appropriate values (especially an update of CL, CWL and WR may be necessary. After tMOD satisfied from any proceeding MRS command, a ZQCL command may also be issued during or after tDLLK.)
- 9. Wait for tMOD, then DRAM is ready for next command (Remember to wait tDLLK after DLL Reset before applying command requiring a locked DLL!). In addition, wait also for tZQoper in case a ZQCL command was issued.



**DLL Switch Sequence from DLL OFF to DLL ON** 

#### Note:

- Starting with Idle State
- 2. Enter ŠR
- 3. Change Frequency
- 4. Clock must be stable tCKSRX
- 5. Exit SR
- 6.7. Set DLL-on by MR1 A0='1'
- 8. Start DLLReset
- 9. Update rest MR register values after tDLLK (not shown in the diagram)

Publication Date: Sep. 2022 Revision: 1.0 35/294



#### **DLL-off Mode**

DDR4 SDRAM DLL-off mode is entered by setting MR1 bit A0 to "0"; this will disable the DLL for subsequent operations until A0 bit is set back to "1". The MR1 A0 bit for DLL control can be switched either during initialization or later. Refer to "Input clock frequency change" section.

The DLL-off Mode operations listed below are an optional feature for DDR4 SDRAM. The maximum clock frequency for DLL-off Mode is specified by the parameter tCKDLL\_OFF. There is no minimum frequency limit besides the need to satisfy the refresh interval, tREFI.

Due to latency counter and timing restrictions, only one value of CAS Latency (CL) in MR0 and CAS Write Latency (CWL) in MR2 are supported. The DLL-off mode is only required to support setting of both CL=10 and CWL=9. When DLL-off Mode is enabled, use of CA Parity Mode is not allowed.

DLL-off mode will affect the Read data Clock to Data Strobe relationship (tDQSCK), but not the Data Strobe to Data relationship (tDQSQ, tQH). Special attention is needed to line up Read data to controller time domain.

Comparing with DLL-on mode, where tDQSCK starts from the rising clock edge (AL+CL) cycles after the Read command, the DLL-off mode tDQSCK starts (AL+CL - 1) cycles after the read command.

Another difference is that tDQSCK may not be small compared to tCK (it might even be larger than tCK) and the difference between tDQSCKmin and tDQSCKmax is significantly larger than in DLL-on mode.

tDQSCK(DLL\_off) values are vendor specific.

The timing relations on DLL-off mode READ operation are shown in the following Timing Diagram (CL=10, BL=8, PL=0):



**READ operation at DLL-off mode** 



### **Input Clock Frequency Change**

Once the DDR4 SDRAM is initialized, the DDR4 SDRAM requires the clock to be "stable" during almost all states of normal operation.

This means that, once the clock frequency has been set and is to be in the "stable state", the clock period is not allowed to deviate except for what is allowed for by the clock jitter and SSC (spread spectrum clocking) specifications.

The input clock frequency can be changed from one stable clock rate to another stable clock rate under Self- Refresh mode. Outside Self-Refresh mode, it is illegal to change the clock frequency.

Once the DDR4 SDRAM has been successfully placed into Self-Refresh mode and tCKSRE has been satisfied, the state of the clock becomes a don't care. Once a don't care, changing the clock frequency is permissible, provided the new clock frequency is stable prior to tCKSRX. When entering and exiting Self-Refresh mode for the sole purpose of changing the clock frequency, the Self-Refresh entry and exit specifications must still be met as outlined in Section of "Self-Refresh Operation".

For the new clock frequency, additional MRS commands to MR0, MR2, MR3, MR4, MR5, and MR6 may need to be issued to program appropriate CL, CWL, Gear-down mode, Read & Write Preamble, Command Address Latency (CAL Mode), Command Address Parity (CA Parity Mode), and tCCD\_L/tDLLK value.

In particular, the Command Address Parity Latency (PL) must be disabled when the clock rate changes, ie. while in Self Refresh Mode. For example, if changing the clock rate from DDR4-2133 to DDR4-2933 with CA Parity Mode enabled, MR5[2:0] must first change from PL = 4 to PL = disable prior to PL = 6. A correct procedure would be to (1) change PL = 4 to disable via MR5 [2:0], (2) enter Self Refresh Mode, (3) change clock rate from DDR4-2133 to DDR4-2933, (4) exit Self Refresh Mode, (5) Enable CA Parity Mode setting PL = 6 via MR5 [2:0].

If the MR settings that require additional clocks are updated after the clock rate has been increased, i.e. after exiting self refresh mode, the required MR settings must be updated prior to removing the DRAM from the IDLE state, unless the DRAM is RESET. If the DRAM leaves the idle state to enter self refresh mode or ZQ Calibration, the updating of the required MR settings may be deferred to after the next time the DRAM enters the IDLE state.

If MR6 is issued prior to Self Refresh Entry for new tDLLK value, then DLL will relock automatically at Self Refresh Exit. However, if MR6 is issued after Self Refresh Entry, then MR0 must be issued to reset the DLL. The DDR4 SDRAM input clock frequency is allowed to change only within the minimum and maximum operating frequency specified for the particular speed grade. Any frequency change below the minimum operating frequency would require the use of DLL\_on- mode -> DLL\_off -mode transition sequence, refer to Section of DLL-off Mode and DLL on/off switching procedure.

Elite Semiconductor Microelectronics Technology Inc Publication Date: Sep. 2022

Revision: 1.0 37/294



#### Write Leveling

For better signal integrity, the DDR4 memory module adopted fly-by topology for the commands, addresses, control signals, and clocks. The fly-by topology has benefits from reducing number of stubs and their length, but it also causes flight time skew between clock and strobe at every DRAM on the DIMM. This makes it difficult for the Controller to maintain tDQSS, tDSS, and tDSH specification. Therefore, the DDR4 SDRAM supports a 'write leveling' feature to allow the controller to compensate for skew. This feature may not be required under some system conditions provided the host can maintain the tDQSS, tDSS and tDSH specifications.

The memory controller can use the 'write leveling' feature and feedback from the DDR4 SDRAM to adjust the DQS\_t – DQS\_c to  $CK_t - CK_c$  relationship. The memory controller involved in the leveling must have adjustable delay setting on  $DQS_t - DQS_c$  to align the rising edge of  $DQS_t - DQS_c$  with that of the clock at the DRAM pin. The DRAM asynchronously feeds back  $CK_t - CK_c$ , sampled with the rising edge of  $DQS_t - DQS_c$ , through the  $DQS_t - DQS_c$  until a transition from 0 to 1 is detected. The  $DQS_t - DQS_c$  delay established through this exercise would ensure tDQSS specification.

Besides tDQSS, tDSS and tDSH specification also needs to be fulfilled. One way to achieve this is to combine the actual tDQSS in the application with an appropriate duty cycle and jitter on the DQS\_t – DQS\_c signals. Depending on the actual tDQSS in the application, the actual values for tDQSL and tDQSH may have to be better than the absolute limits provided in the chapter "AC Timing Parameters" in order to satisfy tDSS and tDSH specification. A conceptual timing of this scheme is shown in figure of Write Leveling Concept.



**Write Leveling Concept** 

DQS\_t – DQS\_c driven by the controller during leveling mode must be terminated by the DRAM based on ranks populated. Similarly, the DQ bus driven by the DRAM must also be terminated at the controller.

All data bits should carry the leveling feedback to the controller across the DRAM configurations X4, X8, and X16. On a X16 device, both byte lanes should be leveled independently. Therefore, a separate feedback mechanism should be available for each byte lane.

The upper data bits should provide the feedback of the upper diff\_DQS(diff\_UDQS) to clock relationship whereas the lower data bits would indicate the lower diff\_DQS(diff\_LDQS) to clock relationship.

Publication Date: Sep. 2022 Revision: 1.0 38/294



## DRAM setting for write leveling & DRAM termination function in that mode

DRAM enters into Write leveling mode if A7 in MR1 set 'High' and after finishing leveling, DRAM exits from write leveling mode if A7 in MR1 set 'Low' (Table of MR setting involved in the leveling procedure). Note that in write leveling mode, only DQS\_t – DQS\_c terminations are activated and deactivated via ODT pin, unlike normal operation (Table of DRAM termination function in the leveling mode).

#### MR setting involved in the leveling procedure

| Function                  | MR1 | Enable | Disable |
|---------------------------|-----|--------|---------|
| Write leveling enable     | A7  | 1      | 0       |
| Output buffer mode (Qoff) | A12 | 0      | 1       |

## DRAM termination function in the leveling mode

| ODT pin @DRAM if RTT_NOM/PARK Value is set via MRS | DQS_t/DQS_c termination | DQs termination |
|----------------------------------------------------|-------------------------|-----------------|
| RTT_NOM with ODT High                              | On                      | Off             |
| RTT_PARK with ODT LOW                              | On                      | Off             |

- 1. In Write Leveling Mode with its output buffer disabled (MR1[bit A7] = 1 with MR1[bit A12] = 1) all RTT\_NOM and RTT\_PARK settings are allowed; in Write Leveling Mode with its output buffer enabled (MR1[bit A7] = 1 with MR1[bit A12] = 0) all RTT\_NOM and RTT\_PARK settings are allowed.
- 2. Dynamic ODT function is not available in Write Leveling Mode. DRAM MR2 bits A[11:9] must be '000' prior to entering Write Leveling Mode.



### **Procedure Description**

The Memory controller initiates Leveling mode of all DRAMs by setting bit A7 of MR1 to 1. When entering write leveling mode, the DQ pins are in undefined driving mode. During write leveling mode, only DESELECT commands are allowed, as well as an MRS command to change Qoff bit (MR1[A12]) and an MRS command to exit write leveling (MR1[A7]). Upon exiting write leveling mode, the MRS command performing the exit (MR1[A7]=0) may also change MR1 bits of A12-A8, A2-A1. Since the controller levels one rank at a time, the output of other ranks must be disabled by setting MR1 bit A12 to 1. The Controller may assert ODT after tMOD, at which time the DRAM is ready to accept the ODT signal.

The Controller may drive DQS\_t low and DQS\_c high after a delay of tWLDQSEN, at which time the DRAM has applied on-die termination on these signals. After tDQSL and tWLMRD, the controller provides a single DQS\_t – DQS\_c edge which is used by the DRAM to sample CK\_t – CK\_c driven from controller. tWLMRD(max) timing is controller dependent.

DRAM samples CK\_t - CK\_c status with rising edge of DQS\_t - DQS\_c and provides feedback on all the DQ bits asynchronously after tWLO timing. There is a DQ output uncertainty of tWLOE defined to allow mismatch on DQ bits. The tWLOE period is defined from the transition of the earliest DQ bit to the corresponding transition of the latest DQ bit. There are no read strobes (DQS\_t /DQS\_c) needed for these DQs. Controller samples incoming DQs and decides to increment or decrement DQS\_t - DQS\_c delay setting and launches the next DQS\_t /DQS\_c pulse after some time, which is controller dependent. Once a 0 to 1 transition is detected, the controller locks DQS\_t - DQS\_c delay setting and write leveling is achieved for the device. Figure of Timing details of Write leveling sequence [DQS\_t - DQS\_c is capturing CK\_t - CK\_c low at Ta and CK\_t - CK\_c high at Tb describes the timing diagram and parameters for the overall Write Leveling procedure.

#### **Write Leveling Mode**

| Dovomotov                   | Symbol | DDR4-26 | Unito | Note  |      |
|-----------------------------|--------|---------|-------|-------|------|
| Parameter                   | Symbol | Min     | Max   | Units | Note |
| Write leveling output error | tWLOE  | 0       | 2     | ns    |      |





Timing details of Write leveling sequence [DQS\_t -DQS\_c is capturing CK\_t -CK\_c low at Ta and CK\_t - CK\_c high at Tb

#### Note:

- 1. DDR4 SDRAM drives leveling feedback on all DQs.
- 2. MRS: Load MR1 to enter write leveling mode.
- 3. DES: Deselect.
- 4. diff\_DQS is the differential data strobe (DQS\_t DQS\_c). Timing reference points are the zero crossings. DQS\_t is shown with solid line, DQS\_c is shown with dotted line.
- 5. CK\_t / CK\_c: CK is shown with solid dark line, where as CK\_c is drawn with dotted line.
- 6. DQS\_t DQS\_c needs to fulfill minimum pulse width requirements tDQSH(min) and tDQSL(min) as defined for regular Writes; the max pulse width is system dependent.
- 7. tMOD(Min) = max(24nCK, 15ns), WL = 9 (CWL = 9, AL = 0, PL = 0), DODTLon = WL -2 = 7.
- 8. tWLDQSEN must be satisfied following equation when using ODT.
  - tWLDQSEN > tMOD(Min) + ODTLon + tADC: at DLL = Enable
  - tWLDQSEN > tMOD(Min) + tAONAS: at DLL = Disable

Publication Date: Sep. 2022 Revision: 1.0 41/294



# **Write Leveling Mode Exit**

The following sequence describes how the Write Leveling Mode should be exited:

- 1. After the last rising strobe edge (see ~T0), stop driving the strobe signals (see ~Tc0). Note: From now on, DQ pins are in undefined driving mode, and will remain undefined, until tMOD after the respective MRS command (Te1).
- 2. Drive ODT pin low (tIS must be satisfied) and continue registering low. (see Tb0).
- 3. After the RTT is switched off, disable Write Level Mode via MRS command (see Tc2).
- 4. After tMOD is satisfied (Te1), any valid command may be registered. (MRS commands may be issued after tMRD (Td1).



Timing details of Write leveling exit

Publication Date: Sep. 2022 Revision: 1.0 42/294



### **Temperature controlled Refresh modes**

This mode is enabled and disabled by setting bit A3 in MR4. Two modes are supported that are selected by bit A2 setting in MR4.

# Normal temperature mode (0°C $\leq$ TCASE $\leq$ 85°C)

Once this mode is enabled by setting bit A3=1 and A2=0 in MR4, Refresh commands should be issued to DDR4 SDRAM with the Average periodic refresh interval (7.8us for 2Gb, 4Gb, 8Gb, and 16Gb device) which is tREFI of normal temperature range (0°C - 85°C). In this mode, the system guarantees that the DRAM temperature does not exceed 85°C.

Below 45°C, DDR4 SDRAM may adjust internal Average periodic refresh interval by skipping external refresh commands with proper gear ratio. Not more than three fourths of external refresh commands are skipped at any temperature in this mode. The internal Average periodic refresh interval adjustment is automatically done inside the DRAM and user does not need to provide any additional control.

# Extended temperature mode (0°C ≤ TCASE ≤ 95°C)

Once this mode is enabled by setting bit A3=1 and A2=1 in MR4, Refresh commands should be issued to DDR4 SDRAM with the Average periodic refresh interval (3.9us for 2Gb, 4Gb, 8Gb, and 16Gb device) which is tREFI of extended temperature range (85°C - 95°C). In this mode, the system guarantees that the DRAM temperature does not exceed 95°C.

In the normal temperature range (0°C - 85°C), DDR4 SDRAM adjusts its internal Average periodic refresh interval to tREFI of the normal temperature range by skipping external refresh commands with proper gear ratio. Below 45°C, DDR4 SDRAM may further adjust internal Average periodic refresh interval. Not more than seven eighths of external commands are skipped at any temperature in this mode. The internal Average periodic refresh interval adjustment is automatically done inside the DRAM and user does not need to provide any additional control.

Elite Semiconductor Microelectronics Technology Inc Publication Date: Sep. 2022



# **Fine Granularity Refresh Mode**

# **Mode Register and Command Truth Table**

The Refresh cycle time (tRFC) and the average Refresh interval (tREFI) of DDR4 SDRAM can be programmed by MRS command.

The appropriate setting in the mode register will set a single set of Refresh cycle time and average Refresh interval for the DDR4 SDRAM device (fixed mode), or allow the dynamic selection of one of two sets of Refresh cycle time and average Refresh interval for the DDR4 SDRAM device (on-the-fly mode). The on-the-fly mode must be enabled by MRS as shown in table of MR3 definition for Fine Granularity Refresh Mode before any on-thefly- Refresh command can be issued.

# MR3 definition for Fine Granularity Refresh Mode

| A7 | A6 | A8 | Fine Granularity Refresh |
|----|----|----|--------------------------|
| 0  | 0  | 0  | Normal mode (Fixed 1x)   |
| 0  | 1  | 0  | Fixed 2x                 |
| 1  | 0  | 0  | Fixed 4x                 |
| 1  | 1  | 0  | Reserved                 |
| 0  | 0  | 1  | Reserved                 |
| 0  | 1  | 1  | Enable on the fly 2x     |
| 1  | 0  | 1  | Enable on the fly 4x     |
| 1  | 1  | 1  | Reserved                 |

There are two types of on-the-fly modes (1x/2x and 1x/4x modes) that are selectable by programming the appropriate values into the mode register. When either of the two on-the-fly modes is selected ('A8=1'), DDR4 SDRAM evaluates BG0 bit when a Refresh command is issued, and depending on the status of BG0, it dynamically switches its internal Refresh configuration between 1x and 2x (or 1x and 4x) modes, and executes the corresponding Refresh operation. The command truth table is as shown in table of Refresh command truth table.

#### Refresh command truth table

| Function                   | CS_n | ACT_n | RAS_n<br>/A16 | CAS_n<br>/A15 | WE_n<br>/A14 | BG1 | BG0 | BA0-1 | A10/AP | A0-9,<br>A11-12,<br>A16-20 | MR3<br>Setting     |
|----------------------------|------|-------|---------------|---------------|--------------|-----|-----|-------|--------|----------------------------|--------------------|
| Refresh<br>(Fixed rate)    | L    | Н     | L             | L             | Н            | ٧   | V   | V     | V      | ٧                          | A8 = '0'           |
| Refresh<br>(on-the-fly 1x) | L    | Н     | L             | L             | Н            | V   | L   | V     | V      | V                          | A8 = '1'           |
| Refresh<br>(on-the-fly 2x) |      |       |               |               | 11           | W   |     | V     | V      |                            | A8:A7:A6<br>='101' |
| Refresh<br>(on-the-fly 4x) | L    | Н     |               | L             | Н            | V   | Н   | V     | V      | V                          | A8:A7:A6<br>='110' |

Publication Date: Sep. 2022 Revision: 1.0 44/294



## tREFI and tRFC parameters

The default Refresh rate mode is fixed 1x mode where Refresh commands should be issued with the normal rate, i.e., tREFI1 = tREFI(base) (for  $Tcase \le 85^{\circ}C$ ), and the duration of each refresh command is the normal refresh cycle time (tRFC1). In 2x mode (either fixed 2x or on-the-fly 2x mode), Refresh commands should be issued to the DRAM at the double frequency (tREFI2 = tREFI(base)/2) of the normal Refresh rate. In 4x mode, Refresh command rate should be quadrupled (tREFI4 = tREFI(base)/4). Per each mode and command type, tRFC parameter has different values as defined in table of tREFI and tRFC parameters.

The refresh command that should be issued at the normal refresh rate and has the normal refresh cycle duration may be referred to as a REF1x command. The refresh command that should be issued at the double frequency (tREFI2 = tREFI(base)/2) may be referred to as a REF2x command. Finally, the refresh command that should be issued at the quadruple rate (tREFI4 = tREFI(base)/4) may be referred to as a REF4x command.

In the Fixed 1x Refresh rate mode, only REF1x commands are permitted. In the Fixed 2x Refresh rate mode, only REF2x commands are permitted. In the Fixed 4x Refresh rate mode, only REF4x commands are permitted. When the on-the-fly 1x/2x Refresh rate mode is enabled, both REF1x and REF2x commands are permitted. When the on-the-fly 1x/4x Refresh rate mode is enabled, both REF1x and REF4x commands are permitted.

### tREFI and tRFC parameters

| Refresh Mode |            | Parameter           | 8Gb           | Unit |
|--------------|------------|---------------------|---------------|------|
|              |            | tREFI(base)         | 7.8           | us   |
|              | tREFI1     | 0°C ≤ TCASE ≤ 85°C  | tREFI(base)   | us   |
| 1X mode      | IKEFII     | 85°C < TCASE ≤ 95°C | tREFI(base)/2 | us   |
|              |            | tRFC1(min)          | 350           | ns   |
|              | tREFI2     | 0°C ≤ TCASE ≤ 85°C  | tREFI(base)/2 | us   |
| 2X mode      | IREFIZ     | 85°C < TCASE ≤ 95°C | tREFI(base)/4 | us   |
|              |            | tRFC2(min)          | 260           | ns   |
|              | 4DEE!4     | 0°C ≤ TCASE ≤ 85°C  | tREFI(base)/4 | us   |
| 4X mode      | tREFI4     | 85°C < TCASE ≤ 95°C | tREFI(base)/8 | us   |
|              | tRFC4(min) |                     | 160           | ns   |

Publication Date: Sep. 2022 Revision: 1.0 45/294



### **Changing Refresh Rate**

If Refresh rate is changed by either MRS or on the fly, new tREFI and tRFC parameters would be applied from the moment of the rate change. As shown in figure of On-the-fly Refresh Command Timing, when REF1x command is issued to the DRAM, then tREF1 and tRFC1 are applied from the time that the command was issued. And then, when REF2x command is issued, then tREF2 and tRFC2 should be satisfied.



**On-the-fly Refresh Command Timing** 

The following conditions must be satisfied before the Refresh rate can be changed. Otherwise, data retention of DDR4 SDRAM cannot be guaranteed.

- In the fixed 2x Refresh rate mode or the on-the-fly 1x/2x Refresh mode, an even number of REF2x commands must be
  issued to the DDR4 SDRAM since the last change of the Refresh rate mode with an MRS command before the Refresh rate
  can be changed by another MRS command.
- 2. In the on-the-fly 1x/2x Refresh rate mode, an even number of REF2x commands must be issued between any two REF1x commands.
- 3. In the fixed 4x Refresh rate mode or the on-the-fly 1x/4x Refresh mode, a multiple of-four number of REF4x commands must be issued to the DDR4 SDRAM since the last change of the Refresh rate with an MRS command before the Refresh rate can be changed by another MRS command.
- 4. In the on-the-fly 1x/4x Refresh rate mode, a multiple-of-four number of REF4x commands must be issued between any two REF1x commands.

There are no special restrictions for the fixed 1x Refresh rate mode. Switching between fixed and on-the-fly modes keeping the same rate is not regarded as a Refresh rate change.



### **Usage with Temperature Controlled Refresh mode**

If the Temperature Controlled Refresh mode is enabled, then only the normal mode (Fixed 1x mode; A8:A7:A6='000') is allowed. If any other Refresh mode than the normal mode is selected, then the temperature controlled Refresh mode must be disabled.

## Self Refresh entry and exit

DDR4 SDRAM can enter Self Refresh mode anytime in 1x, 2x and 4x mode without any restriction on the number of Refresh commands that has been issued during the mode before the Self Refresh entry. However, upon Self Refresh exit, extra Refresh command(s) may be required depending on the condition of the Self Refresh entry. The conditions and requirements for the extra Refresh command(s) are defined as follows;

- 1. There are no special restrictions on the fixed 1x Refresh rate mode.
- 2. In the fixed 2x Refresh rate mode or the enable-on-the-fly 1x/2x Refresh rate mode, it is recommended that there should be an even number of REF2x commands before entry into Self Refresh since the last Self Refresh exit or REF1x command or MRS command that set the refresh mode. If this condition is met, no additional refresh commands are required upon Self Refresh exit. In the case that this condition is not met, either one extra REF1x command or two extra REF2x commands are required to be issued to the DDR4 SDRAM upon Self Refresh exit. These extra Refresh commands are not counted toward the computation of the average refresh interval (tREFI).
- 3. In the fixed 4x Refresh rate mode or the enable-on-the-fly 1x/4x Refresh rate mode, it is recommended that there should be a multiple-of-four number of REF4x commands before entry into Self Refresh since the last Self Refresh exit or REF1x command or MRS command that set the refresh mode. If this condition is met, no additional refresh commands are required upon Self Refresh exit. In the case that this condition is not met, either one extra REF1x command or four extra REF4x commands are required to be issued to the DDR4 SDRAM upon Self Refresh exit. These extra Refresh commands are not counted toward the computation of the average refresh interval (tREFI).

Publication Date: Sep. 2022 Revision: 1.0 47/294



# **Multi Purpose Register**

# **DQ Training with MPR**

The DDR4 DRAM contains four 8bit programmable MPR registers used for DQ bit pattern storage. These registers once programmed are activated with MRS read commands to drive the MPR bits on to the DQ bus during link training.

And DDR4 SDRAM only supports following command, MRS, RD, RDA WR, WRA, DES, REF and Reset during MPR enable Mode: MR3 [A2 = 1].

Note that in MPR mode RDA/WRA has the same functionality as a READ/WRITE command which means the auto precharge part of RDA/WRA is ignored. Power-Down mode and Self-Refresh command also is not allowed during MPR enable Mode. No other command can be issued within tRFC after REF command and 1x Refresh is only allowed when MPR mode is Enable. During MPR operations, MPR read or write sequence must be complete prior to a refresh command.

#### MR3 definition

Mode register MR3 controls the Multi-Purpose Registers (MPR) used for training. MR3 is written by asserting CS\_n, RAS\_n/A16, CAS\_n/A15 and WE\_n/A14 low, ACT\_n, BA0 and BA1 high and BG1 and BG0 low while controlling the states of the address pins according to MR3 Programming Table.



Read or Write with MPR LOCATION:

| A1 | A0 | MPR Page Selection |
|----|----|--------------------|
| 0  | 0  | Page 0             |
| 0  | 1  | Page 1             |
| 1  | 0  | Page 2             |
| 1  | 1  | Page 3             |

NOTE x4/x8 only

Default value for MPR0 @ Page0= 01010101 Default value for MPR1 @ Page0 = 00110011 Default value for MPR2 @ Page0 = 00001111 Default value for MPR3 @ Page0 = 00000000



#### **MPR Reads**

MPR reads are supported using BL8 and BC4(Fixed) modes. BC4 on the fly is not supported for MPR reads.

In MPR Mode:

Reads (back-to-back) from Page 0 may use tCCD\_S or tCCD\_L timing between read commands; Reads (back-to-back) from Pages 1, 2, or 3 may not use tCCD\_S timing between read commands; tCCD\_L must be used for timing between read commands MPR reads using BC4:

BA1 and BA0 indicate the MPR location within the selected page in MPR Mode.

A10 and other address pins are don't care including BG1 and BG0.

Read commands for BC4 are supported with starting column address of A2:A0 of '000' and '100'.

Data Bus Inversion (DBI) is not allowed during MPR Read operation. During MPR Read, DRAM ignores Read DBI Enable setting in MR5 bit A12 in MPR mode.

DDR4 MPR mode is enabled by programming bit A2=1 and then reads are done from a specific MPR location. MPR location is specified with the Read command using Bank address bits BA1 and BA0.

Each MPR location is 8 bit wide.

#### STEPS:

DLL must be locked prior to MPR Reads. If DLL is Enabled: MR1[A0 = 1]

Precharge all

Wait until tRP is satisfied

MRS MR3, Opcode A2='1'b

- Redirect all subsequent read and writes to MPR locations

Wait until tMRD and tMOD satisfied.

#### Read command

- A[1:0] = '00'b (data burst order is fixed starting at nibble, always 00b here)
- A[2]= '0'b (For BL=8, burst order is fixed at 0,1,2,3,4,5,6,7)

(For BC=4, burst order is fixed at 0,1,2,3,T,T,T,T)

or

- A[2]= 1 (For BL=8 : Not Support)
  - (For BC=4, burst order is fixed at 4,5,6,7,T,T,T,T)
- A12/BC= 0 or 1: Burst length supports only BL8 and BC4(Fixed), not supports BC4(OTF).

When MR0 A[1:0] is set "01", A12/BC must be always '1'b in MPR read commands (BL8 only).

- BA1 and BA0 indicate the MPR location
- A10 and other address pins are don't care including BG1and BG0

After RL= AL + CL, DRAM bursts out the data from MPR location. The format of data on return is described in a later section and controlled by MR3 bits A0,A1, A11 and A12.

Memory controller repeats these calibration reads until read data capture at memory controller is optimized. Read MPR location can be a different location as specified by the Read command

After end of last MPR read burst, wait until tMPRR is satisfied

MRS MR3, Opcode A2= '0b'

All subsequent reads and writes from DRAM array

Wait until tMRD and tMOD are satisfied

Continue with regular DRAM commands like Activate.



This process is depicted below(PL=0).



#### **MPR Read Timing**

- 1. Multi-Purpose Registers Read/Write Enable (MR3 A2 = 1)
  - Redirect all subsequent read and writes to MPR locations
- 2. Address setting
  - A[1:0] = "00"b (data burst order is fixed starting at nibble, always 00b here)
  - A[2]= "0"b (For BL=8, burst order is fixed at 0,1,2,3,4,5,6,7)
  - BA1 and BA0 indicate the MPR location
  - A10 and other address pins are don't care including BG1 and BG0. A12 is don't care when MR0 A[1:0] = "00" or "10", and must be '1'b when MR0 A[1:0] = "01"
- 3. Multi-Purpose Registers Read/Write Disable (MR3 A2 = 0)
- 4. Continue with regular DRAM command.
- 5. PL(Parity latency) is added to Data output delay when C/A parity latency mode is enabled.





### MPR Back to Back Read Timing

- 1. tCCD\_S = 4, Read Preamble = 1tCK
- 2. Address setting
  - A[1:0] = "00"b (data burst order is fixed starting at nibble, always 00b here)
  - A[2]= "0"b (For BL=8, burst order is fixed at 0,1,2,3,4,5,6,7)
     (For BC=4, burst order is fixed at 0,1,2,3,T,T,T,T)
  - BA1 and BA0 indicate the MPR location
  - A10 and other address pins are don't care including BG1 and BG0. A12 is don't care when MR0 A[1:0] = "00" or "10", and must be '1'b when MR0 A[1:0] = "01"
- 3. PL(Parity latency) is added to Data output delay when C/A parity latency mode is enabled.





## MPR Read to Write Timing

- 1. Address setting
  - A[1:0] = "00"b (data burst order is fixed starting at nibble, always 00b here)
  - A[2]= "0"b (For BL=8, burst order is fixed at 0,1,2,3,4,5,6,7)
  - BA1 and BA0 indicate the MPR location
  - A10 and other address pins are don't care including BG1 and BG0. A12 is don't care when MR0 A[1:0] = "00", and must be '1'b when MR0

- 2. Address setting
  - BA1 and BA0 indicate the MPR location
  - A [7:0] = data for MPR
  - A10 and other address pins are don't care.
- 3. PL(Parity latency) is added to Data output delay when C/A parity latency mode is enabled.



#### **MPR Writes**

DDR4 allows 8 bit writes to the MPR location using the address bus A7:A0.

#### **UI and Address Mapping for MPR Location**

| MPR Location  | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] |
|---------------|-----|-----|-----|-----|-----|-----|-----|-----|
| SDRAM Address | A7  | A6  | A5  | A4  | А3  | A2  | A1  | A0  |
| UI            | UI0 | UI1 | UI2 | UI3 | UI4 | UI5 | UI6 | UI7 |

STEPS:

DLL must be locked prior to MPR Writes. If DLL is Enabled: MR1[A0 = 1]

Precharge all

Wait until tRP is satisfied

MRS MR3, Opcode A2='1'b

Redirect all subsequent read and writes to MPR locations

Wait until tMRD and tMOD satisfied.

Write command BA1 and BA0 indicate the MPR location A [7:0] = data for MPR

Wait until tWR\_MPR satisfied, so that DRAM to complete MPR write transaction.

Memory controller repeats these calibration writes and reads until data capture at memory controller is optimized.

After end of last MPR read burst, wait until tMPRR is satisfied

MRS MR3, Opcode A2= '0b'

All subsequent reads and writes from DRAM array

Wait until tMRD and tMOD are satisfied

Continue with regular DRAM commands like Activate.

This process is depicted in Figure of MPR Write Timing and Write to Read Timing.

Publication Date : Sep. 2022

Revision: 1.0 53/294





#### MPR Write Timing and Write to Read Timing

#### Note:

- 1. Multi-Purpose Registers Read/Write Enable (MR3 A2 = 1)
- 2. Address setting BA1 and BA0 indicate the MPR location
  - A [7:0] = data for MPR
  - A10 and other address pins are don't care.
- 3. PL(Parity latency) is added to Data output delay when C/A parity latency mode is enabled.



MPR Back to Back Write Timing

## Note:

- 1. Address setting
  - BA1 and BA0 indicate the MPR location
  - A [7:0] = data for MPR
  - A10 and other address pins are don't care.

Elite Semiconductor Microelectronics Technology Inc

Publication Date : Sep. 2022 Revision : 1.0 54/294





## **Refresh Command Timing**

#### Note:

- 1. Multi-Purpose Registers Read/Write Enable (MR3 A2 = 1)
  - Redirect all subsequent read and writes to MPR locations
- 2. 1x Refresh is only allowed when MPR mode is Enable.



**Read to Refresh Command Timing** 

### Note:

- Address setting
  - A[1:0] = "00"b (data burst order is fixed starting at nibble, always 00b here)
  - A[2]= "0"b (For BL=8, burst order is fixed at 0,1,2,3,4,5,6,7)
  - BA1 and BA0 indicate the MPR location
  - A10 and other address pins are don't care including BG1 and BG0. A12 is don't care when MR0 A[1:0] = "00" or "10", and must be '1'b when MR0 A[1:0] = "01"
- 2. 1x Refresh is only allowed when MPR mode is Enable.

Publication Date: Sep. 2022 Revision: 1.0 55/294





Write to Refresh Command Timing

#### Note:

- 1. Address setting BA1 and BA0 indicate the MPR location A [7:0] = data for MPR
  - A10 and other address pins are don't care.
- 2. 1x Refresh is only allowed when MPR mode is Enable.

Publication Date: Sep. 2022 Revision: 1.0 56/294



#### **MPR Read Data format**

Mode bits in MR3: (A12, A11) are used to select the data return format for MPR reads. The DRAM is required to drive associated strobes with the read data returned for all read data formats.

Serial return implies that the same pattern is returned on all DQ lanes as shown in figure below. Data from the MPR is used on all DQ lanes for the serial return case. Reads from MPR page0, MPR page1, MPR page2, and MPR page3 are allowed with serial data return mode.

In this example the pattern programmed in the MPR register is 0111 1111 in MPR Location [7:0].

#### X16 Device

| Serial | UI0 | UI1 | UI2 | UI3 | UI4 | UI5 | UI6 | UI7 |
|--------|-----|-----|-----|-----|-----|-----|-----|-----|
| DQ0    | 0   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
| DQ1    | 0   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
| DQ2    | 0   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
| DQ3    | 0   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
| DQ4    | 0   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
| DQ5    | 0   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
| DQ6    | 0   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
| DQ7    | 0   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
| DQ8    | 0   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
| DQ9    | 0   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
| DQ10   | 0   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
| DQ11   | 0   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
| DQ12   | 0   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
| DQ13   | 0   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
| DQ14   | 0   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
| DQ15   | 0   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |



Parallel return implies that the MPR data is returned in the first UI and then repeated in the remaining UI's of the burst as shown in the figure below. Data from Page0 MPR registers can be used for the parallel return case as well. Read from MPR page1, MPR page2 and MPR page3 are not allowed with parallel data return mode. In this example the pattern programmed in the Page 0 MPR register is 0111 1111:MPR Location [7:0]. For the case of x16, the same pattern is repeated on upper and lower bytes.

#### X16 Device

| Serial | UI0 | UI1 | UI2 | UI3 | UI4 | UI5 | UI6 | UI7 |
|--------|-----|-----|-----|-----|-----|-----|-----|-----|
| DQ0    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| DQ1    | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
| DQ2    | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
| DQ3    | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
| DQ4    | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
| DQ5    | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
| DQ6    | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
| DQ7    | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
| DQ8    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| DQ9    | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
| DQ10   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
| DQ11   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
| DQ12   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
| DQ13   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
| DQ14   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
| DQ15   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |

The third mode of data return is the staggering of the MPR data across the lanes. In this mode a read command is issued to a specific MPR and then the data is returned on the DQ from different MPR registers. Read from MPR page1, MPR page2, and MPR page3 are not allowed with staggered data return mode.

Publication Date: Sep. 2022 Revision: 1.0 58/294



A read example to MPR0 for x16 device is shown below.

# X16 (Read MPR0 command)

| Stagger | UI0-7 |
|---------|-------|
| DQ0     | MPR0  |
| DQ1     | MPR1  |
| DQ2     | MPR2  |
| DQ3     | MPR3  |
| DQ4     | MPR0  |
| DQ5     | MPR1  |
| DQ6     | MPR2  |
| DQ7     | MPR3  |
| DQ8     | MPR0  |
| DQ9     | MPR1  |
| DQ10    | MPR2  |
| DQ11    | MPR3  |
| DQ12    | MPR0  |
| DQ13    | MPR1  |
| DQ14    | MPR2  |
| DQ15    | MPR3  |

Publication Date: Sep. 2022 Revision: 1.0 59/294



DDR4 MPR mode enable and page selection is done by Mode Register command as shown below.

## **MPR MR3 Register Definition**

| Address | Operating Mode  | Description                                                     |
|---------|-----------------|-----------------------------------------------------------------|
| A2      | MPR operaion    | 0 = Normal<br>1 = Dataflow from/to MPR                          |
| A1:A0   | MPR selection   | 00 = page0<br>01 = page1<br>10 = page2<br>11 = page3            |
| A12:A11 | MPR Read Format | 00 = Serial<br>01 = Parallel<br>10 = Staggered<br>11 = Reserved |

Four MPR pages are provided in DDR4 SDRAM. Page 0 is for both read and write, and pages 1,2 and 3 are read-only. Any MPR location (MPR0-3) in page 0 can be readable through any of three readout modes (serial, parallel or staggered), but pages 1, 2 and 3 support only the serial readout mode.

After power up, the content of MPR page 0 should have the default value as defined in the table. MPR page 0 can be writeable only when MPR write command is issued by controller. Unless MPR write command is issued, DRAM must keep the default value permanently, and should never change the content on its own for any purpose. When MPR write command is issued to any of readonly pages (page 1, 2 or 3), the command is ignored by DRAM.

Publication Date: Sep. 2022 Revision: 1.0 60/294



#### MPR data format

#### MPR page0 (Training pattern)

| Address | MPR<br>Location | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | Note                          |
|---------|-----------------|-----|-----|-----|-----|-----|-----|-----|-----|-------------------------------|
| BA1:BA0 | 00 = MPR0       | 0   | 1   | 0   | 1   | 0   | 1   | 0   | 1   | Read/Write<br>(default value) |
|         | 01= MPR1        | 0   | 0   | 1   | 1   | 0   | 0   | 1   | 1   |                               |
|         | 10 = MPR2       | 0   | 0   | 0   | 0   | 1   | 1   | 1   | 1   |                               |
|         | 11 = MPR3       | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |                               |

#### Note:

1. MPRx using A7:A0 that A7 is mapped to location [7] and A0 is mapped to location [0].

## MPR page1 (CA parity error log)

| Address | MPR<br>Location | [7]                    | [6]                             | [5]                            | [4]          | [3]          | [2]   | [1]   | [0]           | Note      |
|---------|-----------------|------------------------|---------------------------------|--------------------------------|--------------|--------------|-------|-------|---------------|-----------|
|         | 00 = MPR0       | A[7]                   | A[6]                            | A[5]                           | A[4]         | A[3]         | A[2]  | A[1]  | A[0]          |           |
|         | 01= MPR1        | CAS_n<br>/A15          | WE_n/<br>A14                    | A[13]                          | A[12]        | A[11]        | A[10] | A[9]  | A[8]          | ]         |
| BA1:BA0 | 10 = MPR2       | PAR                    | ACT_n                           | BG[1]                          | BG[0]        | BA[1]        | BA[0] | A[17] | RAS_n/<br>A16 | Read-only |
|         | 11 = MPR3       | CRC<br>Error<br>Status | CA<br>Parity<br>Error<br>Status | CA Parity Latency <sup>4</sup> |              |              | C[2]  | C[1]  | C[0]          |           |
|         |                 |                        |                                 | MR5.<br>A[2]                   | MR5.<br>A[1] | MR5.<br>A[0] |       | ٥[١]  | 0[0]          |           |

- 1. MPR used for C/A parity error log readout is enabled by setting A[2] in MR3
- 2. For higher density of DRAM, where A[17] is not used, MPR2[1] should be treated as don't care.
- 3. If a device is used in monolithic application, where C[2:0] are not used, then MPR3[2:0] should be treated as don't care.



## MPR page2 (MRS Readout)

| Address     | MPR<br>Location | [7]                      | [6]                          | [5]    | [4] | [3]               | [2]                     | [1]        | [0]       | Note      |
|-------------|-----------------|--------------------------|------------------------------|--------|-----|-------------------|-------------------------|------------|-----------|-----------|
|             |                 | hPPR                     | sPPR                         | RTT_WR | -   | erature<br>Status | CRC Write Rtt_WR Enable |            |           |           |
|             | 00 = MPR0       | -                        | -                            | MR2    | -   | 1                 | MR2                     | MI         | R2        |           |
|             |                 | -                        | -                            | A11    | -   | -                 | A12                     | A10        | A9        |           |
|             | 01= MPR1        | Vref DQ<br>Trng<br>range | Vref DQ training Value w     |        |     |                   |                         |            |           |           |
| BA1:BA0     |                 | MR6                      | MR6                          |        |     |                   |                         | MR3        | Read-only |           |
| D/ (1.D/ (0 |                 | A6                       | A5                           | A4     | А3  | A2                | A1                      | A0         | А3        | redu only |
|             |                 |                          | CAS Latency RFU CAS Write La |        |     |                   |                         | Write Late | ency      |           |
|             | 10 = MPR2       |                          | MI                           | R0     |     | 1                 |                         | MR2        |           |           |
|             |                 | A6                       | A5                           | A4     | A2  | -                 | A5                      | A4         | А3        |           |
|             | 11 = MPR3       | Rtt_Nom                  |                              |        |     | Rtt_Par           | ark Driver Impedance    |            |           |           |
|             |                 |                          | MR1                          |        |     | MR5               |                         | MI         | R1        |           |
|             |                 | A10                      | A9                           | A6     | A8  | A7                | A6                      | A2         | A1        |           |

# MPR page3 (MPR0 through MPR2 in MPR page3 are for Vendor use only)

| Address | MPR<br>Location | [7] | [6]        | [5] | [4] | [3] | [2] | [1] | [0] | Note |  |
|---------|-----------------|-----|------------|-----|-----|-----|-----|-----|-----|------|--|
|         | 00 = MPR0       |     | Don't care |     |     |     |     |     |     |      |  |
| DA4.DAO | 01= MPR1        |     | Don't care |     |     |     |     |     |     |      |  |
| BA1:BA0 | 10 = MPR2       |     | Don't care |     |     |     |     |     |     |      |  |
|         | 11 = MPR3       |     |            |     |     |     |     |     |     |      |  |

Publication Date: Sep. 2022 Revision: 1.0 62/294



## **DDR4 MPR Page3 MAC Decode Value**

| MPR Location | A7:A4 | A2 | A1 | A0 | Note |
|--------------|-------|----|----|----|------|
| Reserved     | Х     | 1  | 1  | 1  | 2    |
| Reserved     | Х     | 1  | 1  | 0  | 2    |
| MAC>300K     | Х     | 1  | 0  | 1  | -    |
| MAC>400K     | Х     | 1  | 0  | 0  | -    |
| MAC>500K     | Х     | 0  | 1  | 1  | -    |
| MAC>600K     | Х     | 0  | 1  | 0  | -    |
| MAC>700K     | Х     | 0  | 0  | 1  | -    |
| Unknown      | Х     | 0  | 0  | 0  | 1    |

#### Note:

- 1. Unknown means that device is not tested for MAC and pass/fail value is unknown.
- 2. Reserved for future device.

#### **Unlimited MAC**

| Function      | А3 | Note |
|---------------|----|------|
| Unlimited MAC | 1  | 1,2  |

#### Note:

- 1. Unlimited MAC means that there is no restriction to the number of Activates in a refresh period provided DDR4 specifications are not violated, in particular tRCmin and refresh requirements.
- 2. All other bits A2:A0 are set to zero.

Publication Date: Sep. 2022 Revision: 1.0 63/294



# Data Mask (DM), Data Bus Inversion (DBI) and TDQS

DDR4 SDRAM supports Data Mask (DM) function and Data Bus Inversion (DBI) function in x8 and x16 DRAM configuration. x4 DDR4 SDRAM does not support DM and DBI function. x8 DDR4 SDRAM supports TDQS function. x4 and x16 DDR4 SDRAM does not support TDQS function.

DM, DBI & TDQS functions are supported with dedicated one pin labeled as DM\_n/DBI\_n/TDQS\_t. The pin is bi-directional pin for DRAM. The DM\_n/DBI\_n pin is Active Low as DDR4 supports VDDQ reference termination. TDQS function does not drive actual level on the pin.

DM, DBI & TDQS functions are programmable through DRAM Mode Register (MR). The MR bit location is bit A11 in MR1 and bit A12:A10 in MR5.

Write operation: Either DM or DBI function can be enabled but both functions cannot be enabled simultanteously. When both DM and DBI functions are disabled, DRAM turns off its input receiver and does not expect any valid logic level.

Read operation: Only DBI function applies. When DBI function is disabled, DRAM turns off its output driver and does not drive any valid logic level.

TDQS function: When TDQS function is enabled, DM & DBI functions are not supported. When TDQS function is disabled, DM and DBI functions are supported as described below in Table of TDQS Function Matrix. When enabled, the same termination resistance function is applied to the TDQS\_t/TDQS\_c pins that is applied to DQS\_t/ DQS\_c pins.

#### **TDQS Function Matrix**

| MR1 bit A11       | DM (MR5 bit A10) | Write DBI (MR5 bit A11) | Read DBI (MR5 bit A12) |  |
|-------------------|------------------|-------------------------|------------------------|--|
| 0 (TDQS Disabled) | Enabled          | Disabled                | Enabled or Disabled    |  |
|                   | Disabled         | Enabled                 | Enabled or Disabled    |  |
|                   | Disabled         | Disabled                | Enabled or Disabled    |  |
| 1 (TDQS Enabled)  | Disabled         | Disabled                | Disabled               |  |

#### **DRAM Mode Register MR5**

| A10 | DM Enable |
|-----|-----------|
| 0   | Disabled  |
| 1   | Enabled   |

### **DRAM Mode Register MR5**

| A11 | Write DBI Enable | A12 | Read DBI Enable |
|-----|------------------|-----|-----------------|
| 0   | Disabled         | 0   | Disabled        |
| 1   | Enabled          | 1   | Enabled         |

## **DRAM Mode Register MR1**

| A11 | TDQS Enable |
|-----|-------------|
| 0   | Disabled    |
| 1   | Enabled     |

Elite Semiconductor Microelectronics Technology Inc Publication Date: Sep. 2022



DM function during Write operation: DRAM masks the write data received on the DQ inputs if DM\_n was sampled Low on a given byte lane. If DM\_n was sampled High on a given byte lane, DRAM does not mask the write data and writes into the DRAM core.

DBI function during Write operation: DRAM inverts write data received on the DQ inputs if DBI\_n was sampled Low on a given byte lane. If DBI\_n was sampled High on a given byte lane, DRAM leaves the data received on the DQ inputs non-inverted.

DBI function during Read operation: DRAM inverts read data on its DQ outputs and drives DBI\_n pin Low when the number of '0' data bits within a given byte lane is greater than 4; otherwise DRAM does not invert the read data and drives DBI\_n pin High.

#### x16 DRAM Write DQ Frame Format

| Function        | Data transfer    |                  |                  |                  |                  |                  |                  |                  |  |  |
|-----------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|--|--|
| Function        | 0                | 1                | 2                | 3                | 4                | 5                | 6                | 7                |  |  |
| DQL[7:0]        | LByte 0          | LByte 1          | LByte 2          | LByte 3          | LByte 4          | LByte 5          | LByte 6          | LByte 7          |  |  |
| DML_n or DBIL_n | DML0 or<br>DBIL0 | DML1 or<br>DBIL1 | DML2 or<br>DBIL2 | DML3 or<br>DBIL3 | DML4 or<br>DBIL4 | DML5 or<br>DBIL5 | DML6 or<br>DBIL6 | DML7 or<br>DBIL7 |  |  |
| DQU[7:0]        | UByte 0          | UByte 1          | UByte 2          | UByte 3          | UByte 4          | UByte 5          | UByte 6          | UByte 7          |  |  |
| DMU_n or DBIU_n | DMU0 or<br>DBIU0 | DMU1 or<br>DBIU1 | DMU2 or<br>DBIU2 | DMU3 or<br>DBIU3 | DMU4 or<br>DBIU4 | DMU5 or<br>DBIU5 | DMU6 or<br>DBIU6 | DMU7 or<br>DBIU7 |  |  |

#### x16 DRAM Read DQ Frame Format

| Function        | Data transfer |         |         |         |         |         |         |         |  |  |
|-----------------|---------------|---------|---------|---------|---------|---------|---------|---------|--|--|
| Function        | 0             | 1       | 2       | 3       | 4       | 5       | 6       | 7       |  |  |
| DQL[7:0]        | LByte 0       | LByte 1 | LByte 2 | LByte 3 | LByte 4 | LByte 5 | LByte 6 | LByte 7 |  |  |
| DML_n or DBIL_n | DBIL0         | DBIL1   | DBIL2   | DBIL3   | DBIL4   | DBIL5   | DBIL6   | DBIL7   |  |  |
| DQU[7:0]        | UByte 0       | UByte 1 | UByte 2 | UByte 3 | UByte 4 | UByte 5 | UByte 6 | UByte 7 |  |  |
| DMU_n or DBIU_n | DBIU0         | DBIU1   | DBIU2   | DBIU3   | DBIU4   | DBIU5   | r DBIU6 | DBIU7   |  |  |

Publication Date: Sep. 2022 Revision: 1.0 65/294



# **ZQ Calibration Commands**

# **ZQ Calibration Description**

ZQ Calibration command is used to calibrate DRAM Ron & ODT values. DDR4 SDRAM needs longer time to calibrate output driver and on-die termination circuits at initialization and relatively smaller time to perform periodic calibrations.

ZQCL command is used to perform the initial calibration during power-up initialization sequence. This command may be issued at any time by the controller depending on the system environment. ZQCL command triggers the calibration engine inside the DRAM and, once calibration is achieved, the calibrated values are transferred from the calibration engine to DRAM IO, which gets reflected as updated output driver and on-die termination values.

The first ZQCL command issued after reset is allowed a timing period of tZQinit to perform the full calibration and the transfer of values. All other ZQCL commands except the first ZQCL command issued after RESET are allowed a timing period of tZQoper.

ZQCS command is used to perform periodic calibrations to account for voltage and temperature variations. A shorter timing window is provided to perform the calibration and transfer of values as defined by timing parameter tZQCS. One ZQCS command can effectively correct a minimum of 0.5 % (ZQ Correction) of RON and RTT impedance error within 128 nCK for all speed bins assuming the maximum sensitivities specified in the 'Output Driver Voltage and Temperature Sensitivity' and 'ODT Voltage and Temperature Sensitivity' tables. The appropriate interval between ZQCS commands can be determined from these tables and other applicationspecific parameters. One method for calculating the interval between ZQCS commands, given the temperature (Tdriftrate) and voltage (Vdriftrate) drift rates that the SDRAM is subject to in the application, is illustrated. The interval could be defined by the following formula:

Where TSens = max(dRTTdT, dRONdTM) and VSens = max(dRTTdV, dRONdVM) define the SDRAM temperature and voltage sensitivities.

For example, if TSens = 1.5% / °C, VSens = 0.15% / mV, Tdriftrate = 1 °C / sec and Vdriftrate = 15 mV / sec, then the interval between ZQCS commands is calculated as:

$$\frac{0.5}{(1.5 \times 1) + (0.15 \times 15)} = 0.133 \approx 128 \text{ms}$$

No other activities should be performed on the DRAM channel by the controller for the duration of tZQinit, tZQoper, or tZQCS. The quiet time on the DRAM channel allows accurate calibration of output driver and on-die termination values. Once DRAM calibration is achieved, the DRAM should disable ZQ current consumption path to reduce power.

All banks must be precharged and tRP met before ZQCL or ZQCS commands are issued by the controller. See "Command Truth Table" for a description of the ZQCL and ZQCS commands.

ZQ calibration commands can also be issued in parallel to DLL lock time when coming out of self refresh. Upon Self-Refresh exit, DDR4 SDRAM will not perform an IO calibration without an explicit ZQ calibration command. The earliest possible time for ZQ Calibration command (short or long) after self refresh exit is XS, XS\_Abort/ XS\_FAST depending on operation mode.

In systems that share the ZQ resistor between devices, the controller must not allow any overlap of tZQoper, tZQinit, or tZQCS between the devices.





# **ZQ Calibration Timing**

#### Note:

- 1. CKE must be continuously registered high during the calibration procedure.
- 2. During ZQ Calibration, ODT signal must be held LOW and DRAM continues to provide RTT\_PARK.
- 3. All devices connected to the DQ bus should be high impedance or RTT\_PARK during the calibration procedure.

Publication Date: Sep. 2022 Revision: 1.0 67/294



#### **DQ Vref Training**

The DRAM internal DQ Vref specification parameters are operating voltage range, stepsize, Vref step time, Vref full step time and Vref valid level.

The voltage operating range specifies the minimum required Vref setting range for DDR4 DRAM devices. The minimum range is defined by Vrefmax and Vrefmin as depicted in Figure of Vref operating range(Vrefmin, Vrefmax) below.



Vref operating range (Vrefmin, Vrefmax)

The Vref stepsize is defined as the stepsize between adjacent steps. Vref stepsize ranges from 0.5% VDDQ to 0.8% VDDQ. However, for a given design, DRAM has one value for Vref step size that falls within the range.

The Vref set tolerance is the variation in the Vref voltage from the ideal setting. This accounts for accumulated error over multiple steps. There are two ranges for Vref set tolerance uncertainty. The range of Vref set tolerance uncertainty is a function of number of steps n.

The Vref set tolerance is measured with respect to the ideal line which is based on the two endpoints. Where the endpoints are at the min and max Vref values for a specified range. An illustration depicting an example of the stepsize and Vref set tolerance is below.



Example of Vref set tolerance(max case only shown) and stepsize

Publication Date: Sep. 2022 Revision: 1.0 68/294



The Vref increment/decrement step times are defined by Vref\_time. The Vref\_time is defined from t0 to t1 as shown in the Figure of Vref\_time timing diagram below where t1 is referenced to when the vref voltage is at the final DC level within the Vref valid tolerance(Vref\_val\_tol).

The Vref valid level is defined by Vref\_val tolerance to qualify the step time t1 as shown in Figure of Vref step single stepsize increment case through Figure of Vref full step from Vrefmax to Vrefmin case. This parameter is used to insure an adequate RC time constant behavior of the voltage level change after any Vref increment/decrement adjustment. This parameter is only applicable for DRAM component level validation/characterization.

Vref\_time is the time including up to Vrefmin to Vrefmax or Vrefmax to Vrefmin change in Vref voltage.

- t0 is referenced to MRS command clock
- t1 is referenced to the Vref\_val\_tol



Vref\_time timing diagram

Publication Date: Sep. 2022 Revision: 1.0 69/294



VrefDQ Calibration Mode is entered via MRS command setting MR6 A[7] to 1 (0 disables VrefDQ Calibration Mode), setting MR6 A[6] to either 0 or 1 to select the desired range, and MR6 A[5:0] with a "don't care" setting (there is no default initial setting; whether VrefDQ training value (MR6 A[5:0]) at training mode entry with MR6 A[7]=1 is captured by the DRAM or not is vendor specific). The next subsequent MR command is used to set the desired VrefDQ values at MR6 A[5:0]. Once VrefDQ Calibration Mode has been entered, VrefDQ Calibration Mode legal commands may be issued once tVREFDQE has been satisfied. VrefDQ Calibration Mode legal commands are ACT, WR, WRA, RD, RDA, PRE, DES, MRS to set VrefDQ values, and MRS to exit VrefDQ Calibration Mode.

If PDA mode is used in conjunction with VrefDQ calibration, the PDA mode requirement that only MRS commands are allowed while PDA mode is enabled is not waived. That is, the only VrefDQ Calibration Mode legal commands noted above that may be used are the MRS commands, i.e. MRS to set VrefDQ values, and MRS to exit VrefDQ Calibration Mode.

The last A[6:0] setting written to MR6 prior to exiting VrefDQ Calibration Mode is the range and value used for the internal VrefDQ setting. VrefDQ Calibration Mode may be exited when the DRAM is in idle state. After the MRS command to exit VrefDQ Calibration Mode has been issued, DES must be issued till tVREFDQX has been satisfied where any legal command may then be issued.



VrefDQ training mode entry and exit timing diagram

### Note:

- 1. The MR command used to enter VrefDQ Calibration Mode treats MR6 A[5:0] as don't care while the next subsequent MR command sets VrefDQ values in MR6 A[5:0].
- 2. Depending on the step size of the latest programmed VREF value, Vref\_time must be satisfied before disabling VrefDQ training mode.

### AC parameters of DDR4 VrefDQ training

| Speed                                                       |          | DDR4-2666/3200 |     | Units | Note |
|-------------------------------------------------------------|----------|----------------|-----|-------|------|
| Parameter                                                   | Symbol   | MIN            | MAX | Units | Note |
| VrefDQ training                                             |          |                |     |       |      |
| Enter VrefDQ training mode to the first valid command delay | tVREFDQE | 150            | -   | ns    |      |
| Exit VrefDQ training mode to the first valid command delay  | tVREFDQX | 150            | -   | ns    |      |

Publication Date: Sep. 2022 Revision: 1.0 70/294



## **Example scripts for VREFDQ Calibration Mode**

When MR6 [7] = 0 then MR6 [6:0] = XXXXXXX

Entering VREFDQ Calibration if entering range 1:

- MR6 [7:6]=10 & [5:0]=XXXXXX
- All subsequent VREFDQ Calibration MR setting commands are MR6 [7:6]=10 & MR6 [5:0]=VVVVVV
   {VVVVVV are desired settings for VrefDQ}
- Issue ACT/WR/RD looking for pass/fail to determine Vcent(midpoint) as needed
- Just prior to exiting VREFDQ Calibration mode:
- Last two VREFDQ Calibration MR commands are
- MR6 [7:6]=10, MR6 [5:0]=VVVVVV' where VVVVVV' = desired value for VREFDQ
- MR6 [7]=0, MR6 [6:0]=XXXXXXXX to exit VREFDQ Calibration mode

### Entering VREFDQ Calibration if entering range 2:

- MR6 [7:6]=11 & [5:0]=XXXXXX
- All subsequent VREFDQ Calibration MR setting commands are MR6 [7:6]=11 & MR6 [5:0]=VVVVVV
   {VVVVVV are desired settings for VrefDQ}
- Issue ACT/WR/RD looking for pass/fail to determine Vcent(midpoint) as needed
- Just prior to exiting VREFDQ Calibration mode:
- Last two VREFDQ Calibration MR commands are
- MR6 [7:6]=11, MR6 [5:0]=VVVVVV' where VVVVVV' = desired value for VREFDQ
- MR6 [7]=0, MR6 [6:0]=XXXXXXXX to exit VREFDQ Calibration mode



Vref step single stepsize increment case



Vref step single stepsize decrement case





Vref full step from Vrefmin to Vrefmax case



Vref full step from Vrefmax to Vrefmin case

73/294



#### **DQ Internal Vref Specifications**

| Parameter                       | Symbol       | Min     | Тур   | Max    | Unit | Note  |
|---------------------------------|--------------|---------|-------|--------|------|-------|
| Vref Max operating point Range1 | Vref_max_R1  | 92%     | _     | -      | VDDQ | 1, 10 |
| Vref Min operating point Range1 | Vref_min_R1  | _       | _     | 60%    | VDDQ | 1, 10 |
| Vref Max operating point Range2 | Vref_max_R2  | 77%     | -     | _      | VDDQ | 1, 10 |
| Vref Min operating point Range2 | Vref_min_R2  | _       | -     | 45%    | VDDQ | 1, 10 |
| Vref Stepsize                   | Vref step    | 0.50%   | 0.65% | 0.80%  | VDDQ | 2     |
| Vref Set Tolerance              | Vrof oot tol | -1.625% | 0.00% | 1.625% | VDDQ | 3,4,6 |
| viei Set Tolerance              | Vref_set_tol | -0.15%  | 0.00% | 0.15%  | VDDQ | 3,5,7 |
| Vref Step Time                  | Vref_time    | _       | _     | 150    | ns   | 8,11  |
| Vref Valid tolerance            | Vref_val_tol | -0.15%  | 0.00% | 0.15%  | VDDQ | 9     |

#### Note:

- 1. Vref DC voltage referenced to VDDQ\_DC. VDDQ\_DC is 1.2V
- 2. Vref stepsize increment/decrement range. Vref at DC level.
- Vref\_new = Vref\_old+n\*Vref\_step; n=number of step; if increment use "+"; If decrement use "-" 3.
- 4. The minimum value of Vref setting tolerance=Vref\_new-1.625%\*VDDQ. The maximum value of Vref setting tolerance=Vref\_new+1.625%\*VDDQ for n>4
- 5. The minimum value of Vref setting tolerance=Vref\_new-0.15%\*VDDQ. The maximum value of Vref setting tolerance=Vref\_new+0.15%\*VDDQ for n>4
- 6. Measured by recording the min and max values of the Vref output over the range, drawing a straight line between those points and comparing all other Vref output settings to that line
- 7. Measured by recording the min and max values of the Vref output across 4 consecutive steps(n=4), drawing a straight line between those points and comparing all other Vref output settings to that line.
- 8. Time from MRS command to increment or decrement one step size up to full range of Vref.
- Only applicable for DRAM component level test/characterization purpose. Not applicable for normal mode of operation. Vref valid is to qualify the step times which will be characterized at the component level.
- DRAM range1 or 2 set by MRS bit MR6,A6.
- If the Vref monitor is enabled, Vref\_time must be derated by: +10ns if DQ load is 0pF and an additional +15ns/pF of DQ loading.



## Per DRAM Addressability

DDR4 allows programmability of a given device on a rank. As an example, this feature can be used to program different ODT or Vref values on DRAM devices on a given rank.

- 1. Before entering 'per DRAM addressability (PDA)' mode, the write leveling is required.
- 2. Before entering 'per DRAM addressability (PDA)' mode, the following Mode Register setting is possible.
  - RTT\_PARK MR5 {A8:A6} = Enable
  - RTT\_NOM MR1 {A10:A9:A8} = Enable
- 3. Enable 'per DRAM addressability (PDA)' mode using MR3 bit "A4=1".
- 4. In the 'per DRAM addressability' mode, all MRS command is qualified with DQ0 for x4 and x8, and DQL0 for x16. DRAM captures DQ0 for x4 and x8, and DQL0 for x16 by using DQS\_c and DQS\_t for x4 and x8, DQSL\_c and DQSL\_t for x16 signals as shown Figure of MRS w/ per DRAM addressability (PDA) issuing before MRS. If the value on DQ0 for x4 and x8, and DQL0 for x16 is 0 then the DRAM executes the MRS command. If the value on DQ0 is 1, then the DRAM ignores the MRS command. The controller can choose to drive all the DQ bits.
- 5. Program the desired devices and mode registers using MRS command and DQ0 for x4 and x8, and DQL0 for x16.
- 6. In the 'per DRAM addressability' mode, only MRS commands are allowed.
- 7. The mode register set command cycle time at PDA mode, AL + CWL + BL/2 0.5tCK + tMRD\_PDA + (PL) is required to complete the write operation to the mode register and is the minimum time required between two MRS commands shown in Figure of MRS w/ per DRAM addressability (PDA) issuing before MRS.
- 8. Remove the DRAM from 'per DRAM addressability' mode by setting MR3 bit "A4=0". (This command will require DQ0=0 for x4 and x8, and DQL0 for x16 which shown in Figure of MRS w/ per DRAM addressability (PDA) Exit.

Note: Removing a DRAM from per DRAM addressability mode will require programming the entire MR3 when the MRS command is issued. This may impact some per DRAM values programmed within a rank as the exit command is sent to the rank. In order to avoid such a case the PDA Enable/Disable Control bit is located in a mode register that does not have any 'per DRAM addressability' mode controls). In per DRAM addressability mode, DRAM captures DQ0 for x4 and x8, and DQL0 for x16 using DQS\_t and DQS\_c for x4 and x8, DQSL\_c and DQSL\_t for x16 like normal write operation. However, Dynamic ODT is not supported. So extra care required for the ODT setting. If RTT\_NOM MR1 {A10:A9:A8} = Enable, DDR4 SDRAM data termination need to be controlled by ODT pin and apply the same timing parameters as defined in Direct ODT function that shown in Table of Applied ODT Timing Parameter to PDA Mode. VrefDQ value must be set to either its midpoint or Vcent\_DQ(midpoint) in order to capture DQ0 or DQL0 low level for entering PDA mode.

#### **Applied ODT Timing Parameter to PDA Mode**

| Symbol   | Parameter                           |
|----------|-------------------------------------|
| DODTLon  | Direct ODT turn on latency          |
| DODTLoff | Direct ODT turn off latency         |
| tADC     | RTT change timing skew              |
| tAONAS   | Asynchronous RTT_NOM turn-on delay  |
| tAOFAS   | Asynchronous RTT_NOM turn-off delay |

Elite Semiconductor Microelectronics Technology Inc
Publication Date: Sep. 2022
Revision: 1.0 74/294





MRS w/ per DRAM addressability (PDA) issuing before MRS

RTT\_PARK = Enable, RTT\_NOM = Enable, Write Preamble Set = 2tCK and DLL = ON, CA parity is used



MRS w/ per DRAM addressability (PDA) Exit

## Note:

RTT\_PARK = Enable, RTT\_NOM = Enable, Write Preamble Set = 2tCK and DLL = ON, CA parity is used

Elite Semiconductor Microelectronics Technology Inc
Publication Date: Sep. 2022
Revision: 1.0 75/294





PDA using Burst Chop 4

CA parity is used.

Since PDA mode may be used to program optimal Vref for the DRAM, the DRAM may incorrectly read DQ level at the first DQS edge and the last falling DQS edge. It is recommended that DRAM samples DQ0 or DQL0 on either the first falling or second rising DQS edges.

This will enable a common implementation between BC4 and BL8 modes on the DRAM. Controller is required to drive DQ0 or DQL0 to a 'Stable Low or High' during the length of the data transfer for BC4 and BL8 cases.

Publication Date: Sep. 2022 Revision: 1.0 76/294



## **CAL Mode (CS\_n to Command Address Latency)**

# **CAL Mode Description**

DDR4 supports Command Address Latency, CAL, function as a power savings feature. CAL is the delay in clock cycles between CS\_n and CMD/ADDR defined by MR4[A8:A6] (See Figure of Definition of CAL).

CAL gives the DRAM time to enable the CMD/ADDR receivers before a command is issued. Once the command and the address are latched, the receivers can be disabled. For consecutive commands, the DRAM will keep the receivers enabled for the duration of the command sequence (See Figure of CAL operational timing for consecutive command issues)



**Definition of CAL** 



CAL operational timing for consecutive command issues

Elite Semiconductor Microelectronics Technology Inc



The following tables show the timing requirements for tCAL (Table of CS to Command Address Latency) and MRS settings (Table of MRS settings for CAL) at different data rates.

## **CS to Command Address Latency**

| Parameter                       | Symbol    | DDR4- 2666/3200      | Unit |
|---------------------------------|-----------|----------------------|------|
| CS_n to Command Address Latency | tCAL(min) | max(3 nCK, 3.748 ns) | nCK  |

**Note:** In geardown mode, odd nCK values for tCAL are not supported, and nCK values must be rounded up to the next higher even integer. For example, when operating at DDR4-2666, a minimum of 6 nCK is required for tCAL.

## MRS settings for CAL

| CAL(tCK cycles)  |
|------------------|
| default(disable) |
| 3                |
| 4                |
| 5                |
| 6                |
| 8                |
| Reserved         |
| Reserved         |
|                  |

Publication Date: Sep. 2022 Revision: 1.0 78/294



## MRS Timings with Command/Address Latency enabled

When Command/Address latency mode is enabled, users must allow more time for MRS commands to take effect. When CAL mode is enabled, or being enabled by an MRS command, the earliest the next valid command can be issued is tMOD\_CAL, where tMOD\_CAL=tMOD+tCAL.



CAL enable timing - tMOD\_CAL

### Note:

- 1. MRS command at Ta1 enables CAL mode
- 2. tMOD\_CAL=tMOD+tCAL



tMOD\_CAL, MRS to valid command timing with CAL enabled

### Note:

- 1. MRS at Ta1 may or may not modify CAL, tMOD\_CAL is computed based on new tCAL setting.
- 2. tMOD\_CAL=tMOD+tCAL.

Publication Date: Sep. 2022 Revision: 1.0 79/294



When Command/Address latency is enabled or being entered, users must wait tMRD\_CAL until the next MRS command can be issued. tMRD\_CAL=tMOD+tCAL.



CAL enabling MRS to next MRS command, tMRD\_CAL

#### Note:

- 1. MRS command at Ta1 enables CAL mode
- 2. tMRD\_CAL=tMOD+tCAL



tMRD\_CAL, mode register cycle time with CAL enabled

### Note:

- 1. MRS at Ta1 may or may not modify CAL, tMRD\_CAL is computed based on new tCAL setting.
- 2. tMRD\_CAL=tMOD+tCAL.

Publication Date: Sep. 2022 Revision: 1.0 80/294



## Self Refresh Entry, Exit Timing with CAL



**Self Refresh Entry/Exit Timing** 

#### Note:

- 1. tCAL = 3nCK, tCPDED = 4nCK, tCKSRE = 8nCK, tCKSRX = 8nCK, tXS\_FAST = tRFC4(min) + 10ns
- 2. CS\_n= H, ACT\_n= Don't Care, RAS\_n/A16 = Don't Care, CAS\_n/A15 = Don't Care, WE\_n/A14 = Don't Care
- 3. Only MRS (limited to those described in the Self-Refresh Operation section). ZQCS or ZQCL command allowed.

## Power Down Entry, Exit Timing with CAL



**Active Power Down Entry and Exit Timing** 

#### Note:

1. tCAL = 3nCK, tCPDED = 4nCK, tPD = 6nCK, tXP = 5nCK

Elite Semiconductor Microelectronics Technology Inc





**Refresh Command to Power Down Entry** 

1. tCAL = 3nCK, tREFPDEN = 1nCK, tCPDED = 4nCK, tPD = 6nCK, tXP = 5nCK

Publication Date: Sep. 2022 Revision: 1.0 82/294

83/294



## **CRC**

## **CRC Polynomial and logic equation**

DDR4 supports CRC for write operation, and doesn't support CRC for read operation.

The CRC polynomial used by DDR4 is the ATM-8 HEC, X^8+X^2+X^1+1.

A combinatorial logic block implementation of this 8-bit CRC for 72-bits of data contains 272 two-input XOR gates contained in eight 6 XOR gate deep trees.

The CRC polynomial and combinatorial logic used by DDR4 is the same as used on GDDR5.

## **Error Detection Details**

| ERROR TYPE                                                                 | DETECTION CAPABILITY |
|----------------------------------------------------------------------------|----------------------|
| Random Single Bit Error                                                    | 100%                 |
| Random Double Bit Error                                                    | 100%                 |
| Random Odd Count Error                                                     | 100%                 |
| Random one Multi-bit UI vertical column error detection excluding DBI bits | 100%                 |

CRC COMBINATORIAL LOGIC EQUATIONS

module CRC8\_D72; // polynomial: (0 1 2 8) // data width: 72

// convention: the first serial data bit is D[71]

// initial condition all 0 implied

function [7:0] nextCRC8\_D72; input [71:0] Data; reg [71:0] D; reg [7:0] NewCRC;

begin D = Data;



Publication Date: Sep. 2022

84/294

Revision: 1.0



```
NewCRC[0] = D[69] ^ D[68] ^ D[67] ^ D[66] ^ D[64] ^ D[63] ^ D[60] ^
              D[56] ^ D[54] ^ D[53] ^ D[52] ^ D[50] ^ D[49] ^ D[48] ^
              D[45] ^ D[43] ^ D[40] ^ D[39] ^ D[35] ^ D[34] ^ D[31] ^
              D[30] ^ D[28] ^ D[23] ^ D[21] ^ D[19] ^ D[18] ^ D[16] ^
              D[14] ^ D[12] ^ D[8] ^ D[7] ^ D[6] ^ D[0];
NewCRC[1] = D[70] ^ D[66] ^ D[65] ^ D[63] ^ D[61] ^ D[60] ^ D[57] ^
              D[56] ^ D[55] ^ D[52] ^ D[51] ^ D[48] ^ D[46] ^ D[45] ^
              D[44] ^ D[43] ^ D[41] ^ D[39] ^ D[36] ^ D[34] ^ D[32] ^
              D[30] ^ D[29] ^ D[28] ^ D[24] ^ D[23] ^ D[22] ^ D[21] ^
              D[20] ^ D[18] ^ D[17] ^ D[16] ^ D[15] ^ D[14] ^ D[13] ^
              D[12] ^ D[9] ^ D[6] ^ D[1] ^ D[0];
NewCRC[2] = D[71] ^ D[69] ^ D[68] ^ D[63] ^ D[62] ^ D[61] ^ D[60] ^
              D[58] ^ D[57] ^ D[54] ^ D[50] ^ D[48] ^ D[47] ^ D[46] ^
              D[44] ^ D[43] ^ D[42] ^ D[39] ^ D[37] ^ D[34] ^ D[33] ^
              D[29] ^ D[28] ^ D[25] ^ D[24] ^ D[22] ^ D[17] ^ D[15] ^
              D[13] ^ D[12] ^ D[10] ^ D[8] ^ D[6] ^ D[2] ^ D[1] ^ D[0];
NewCRC[3] = D[70] ^ D[69] ^ D[64] ^ D[63] ^ D[62] ^ D[61] ^ D[59] ^
              D[58] ^ D[55] ^ D[51] ^ D[49] ^ D[48] ^ D[47] ^ D[45] ^
              D[44] ^ D[43] ^ D[40] ^ D[38] ^ D[35] ^ D[34] ^ D[30] ^
              D[29] ^ D[26] ^ D[25] ^ D[23] ^ D[18] ^ D[16] ^ D[14] ^
              D[13] ^ D[11] ^ D[9] ^ D[7] ^ D[3] ^ D[2] ^ D[1];
NewCRC[4] = D[71] ^ D[70] ^ D[65] ^ D[64] ^ D[63] ^ D[62] ^ D[60] ^
              D[59] ^ D[56] ^ D[52] ^ D[50] ^ D[49] ^ D[48] ^ D[46] ^
              D[45] ^ D[44] ^ D[41] ^ D[39] ^ D[36] ^ D[35] ^ D[31] ^
              D[30] ^ D[27] ^ D[26] ^ D[24] ^ D[19] ^ D[17] ^ D[15] ^
              D[14] ^ D[12] ^ D[10] ^ D[8] ^ D[4] ^ D[3] ^ D[2]:
NewCRC[5] = D[71] ^ D[66] ^ D[65] ^ D[64] ^ D[63] ^ D[61] ^ D[60] ^
              D[57] ^ D[53] ^ D[51] ^ D[50] ^ D[49] ^ D[47] ^ D[46] ^
              D[45] ^ D[42] ^ D[40] ^ D[37] ^ D[36] ^ D[32] ^ D[31] ^
              D[28] ^ D[27] ^ D[25] ^ D[20] ^ D[18] ^ D[16] ^ D[15] ^
              D[13] ^ D[11] ^ D[9] ^ D[5] ^ D[4] ^ D[3];
NewCRC[6] = D[67] ^ D[66] ^ D[65] ^ D[64] ^ D[62] ^ D[61] ^ D[58] ^
              D[54] ^ D[52] ^ D[51] ^ D[50] ^ D[48] ^ D[47] ^ D[46] ^
              D[43] ^ D[41] ^ D[38] ^ D[37] ^ D[33] ^ D[32] ^ D[29] ^
              D[28] ^ D[26] ^ D[21] ^ D[19] ^ D[17] ^ D[16] ^ D[14] ^
              D[12] ^ D[10] ^ D[6] ^ D[5] ^ D[4];
NewCRC[7] = D[68] ^ D[67] ^ D[66] ^ D[65] ^ D[63] ^ D[62] ^ D[59] ^
              D[55] ^ D[53] ^ D[52] ^ D[51] ^ D[49] ^ D[48] ^ D[47] ^
              D[44] ^ D[42] ^ D[39] ^ D[38] ^ D[34] ^ D[33] ^ D[30] ^
              D[29] ^ D[27] ^ D[22] ^ D[20] ^ D[18] ^ D[17] ^ D[15] ^
              D[13] ^ D[11] ^ D[7] ^ D[6] ^ D[5];
nextCRC8_D72 = NewCRC;
```



# CRC data bit mapping for x16 devices

A x16 device is treated as two x8 devices. x16 device will have two identical CRC trees implemented. CRC(0-7) covers data bits d(0-71). CRC(8-15) covers data bits d(72-143).

| Function          | 0    | 1    | 2    | 3    | 4    | 5    | 6    | 7    | 8     | 9 |
|-------------------|------|------|------|------|------|------|------|------|-------|---|
| DQ0               | d0   | d1   | d2   | d3   | d4   | d5   | d6   | d7   | CRC0  | 1 |
| DQ1               | d8   | d9   | d10  | d11  | d12  | d13  | d14  | d15  | CRC1  | 1 |
| DQ2               | d16  | d17  | d18  | d19  | d20  | d21  | d22  | d23  | CRC2  | 1 |
| DQ3               | d24  | d25  | d26  | d27  | d28  | d29  | d30  | d31  | CRC3  | 1 |
| DQ4               | d32  | d33  | d34  | d35  | d36  | d37  | d38  | d39  | CRC4  | 1 |
| DQ5               | d40  | d41  | d42  | d43  | d44  | d45  | d46  | d47  | CRC5  | 1 |
| DQ6               | d48  | d49  | d50  | d51  | d52  | d53  | d54  | d55  | CRC6  | 1 |
| DQ7               | d56  | d57  | d58  | d59  | d60  | d61  | d62  | d63  | CRC7  | 1 |
| DML_n /<br>DBIL_n | d64  | d65  | d66  | d67  | d68  | d69  | d70  | d71  | 1     | 1 |
| DQ8               | d72  | d73  | d74  | d75  | d76  | d77  | d78  | d79  | CRC8  | 1 |
| DQ9               | d80  | d81  | d82  | d83  | d84  | d85  | d86  | d87  | CRC9  | 1 |
| DQ10              | d88  | d89  | d90  | d91  | d92  | d93  | d94  | d95  | CRC10 | 1 |
| DQ11              | d96  | d97  | d98  | d99  | d100 | d101 | d102 | d103 | CRC11 | 1 |
| DQ12              | d104 | d105 | d106 | d107 | d108 | d109 | d110 | d111 | CRC12 | 1 |
| DQ13              | d112 | d113 | d114 | d115 | d116 | d117 | d118 | d119 | CRC13 | 1 |
| DQ14              | d120 | d121 | d122 | d123 | d124 | d125 | d126 | d127 | CRC14 | 1 |
| DQ15              | d128 | d129 | d130 | d131 | d132 | d133 | d134 | d135 | CRC15 | 1 |
| DMU_n /<br>DBIU_n | d136 | d137 | d138 | d139 | d140 | d141 | d142 | d143 | 1     | 1 |



#### Write CRC for x16 devices

The Controller generates the CRC checksum and forms the write data frames as shown in Section of CRC Polynomial and logic equation to Section of CRC data bit mapping for x16 devices.

For a x16 DRAM the controller must send 1's in the transfer 9 if CRC is enabled and must send 1's in transfer 8 and transfer 9 of the DBIL\_n and DBIU\_n lanes if DBI function is enabled.

The DRAM checks for an error in a received code word D[71:0] by comparing the received checksum against the computed checksum and reports errors using the ALERT\_n signal if there is a mis-match.

A x16 device has two identical CRC trees with 72 input bits each. The upper 8 bits are used if either Write DBI or DM is enabled. Note that Write DBI and DM function cannot be enabled simultaneously. If both Write DBI and DM is disabled then the inputs of the upper 8 bits [D(143:136) and D(71:64)] are '1's.

DRAM can write data to the DRAM core without waiting for CRC check for full writes. If bad data is written to the DRAM core then controller will retry the transaction and overwrite the bad data. Controller is responsible for data coherency.

Revision: 1.0 86/294



## **CRC Error Handling**

CRC Error mechanism shares the same ALERT\_n signal for reporting errors on writes to DRAM. The controller has no way to distinguish between CRC errors and Command/Address/Parity errors other than to read the DRAM mode registers. This is a very time consuming process in a multi-rank configuration.

To speed up recovery for CRC errors, CRC errors are only sent back as a pulse. The minimum pulse-width is six clocks. The latency to ALERT\_n signal is defined as tCRC\_ALERT in the figure below.

DRAM will set CRC Error Clear bit in A3 of MR5 to '1' and CRC Error Status bit in MPR3 of page1 to '1' upon detecting a CRC error.

The CRC Error Clear bit remains set at '1' until the host clears it explicitly using an MRS command.

The controller upon seeing an error as a pulse width will retry the write transactions. The controller understands the worst case delay for ALERT\_n (during init) and can backup the transactions accordingly or the controller can be made more intelligent and try to correlate the write CRC error to a specific rank or a transaction. The controller is also responsible for opening any pages and ensuring that retrying of writes is done in a coherent fashion.

The pulse width may be seen longer than six clocks at the controller if there are multiple CRC errors as the Alert\_n is a daisy chain bus.



**CRC Error Reporting** 

### Note:

CRC ALERT\_PW is specified from the point where the DRAM starts to drive the signal low to the point where the DRAM driver releases and the controller starts to pull the signal up.

#### **CRC Error Timing Parmeters**

| Parameter                    | Symbol       | DDR4-26 | Units |       |  |
|------------------------------|--------------|---------|-------|-------|--|
| Farameter                    | Symbol       | Min.    | Max.  | Units |  |
| CRC error to ALERT_n latency | tCRC_ALERT   | -       | 13    | ns    |  |
| CRC ALERT_n pulse width      | CRC ALERT_PW | 6       | 10    | nCK   |  |



## **CRC Frame format with BC4**

DDR4 SDRAM supports CRC function for Write operation for Burst Chop 4 (BC4). The CRC function is programmable using DRAM mode register and can be enabled for writes.

When CRC is enabled the data frame length is fixed at 10UI for both BL8 and BC4 operations. DDR4 SDRAM also supports burst length on the fly with CRC enabled. This is enabled using mode register.

CRC data bit mapping for x16 devices (BC4)

The following figure shows detailed bit mapping for a x16 device.

| Function          |      |      |      |      | Trar | nsfer |   |   |       |   |
|-------------------|------|------|------|------|------|-------|---|---|-------|---|
| Function          | 0    | 1    | 2    | 3    | 4    | 5     | 6 | 7 | 8     | 9 |
| DQ0               | d0   | d1   | d2   | d3   | 1    | 1     | 1 | 1 | CRC0  | 1 |
| DQ1               | d8   | d9   | d10  | d11  | 1    | 1     | 1 | 1 | CRC1  | 1 |
| DQ2               | d16  | d17  | d18  | d19  | 1    | 1     | 1 | 1 | CRC2  | 1 |
| DQ3               | d24  | d25  | d26  | d27  | 1    | 1     | 1 | 1 | CRC3  | 1 |
| DQ4               | d32  | d33  | d34  | d35  | 1    | 1     | 1 | 1 | CRC4  | 1 |
| DQ5               | d40  | d41  | d42  | d43  | 1    | 1     | 1 | 1 | CRC5  | 1 |
| DQ6               | d48  | d49  | d50  | d51  | 1    | 1     | 1 | 1 | CRC6  | 1 |
| DQ7               | d56  | d57  | d58  | d59  | 1    | 1     | 1 | 1 | CRC7  | 1 |
| DML_n /<br>DBIL_n | d64  | d65  | d66  | d67  | 1    | 1     | 1 | 1 | 1     | 1 |
| DQ8               | d72  | d73  | d74  | d75  | 1    | 1     | 1 | 1 | CRC8  | 1 |
| DQ9               | d80  | d81  | d82  | d83  | 1    | 1     | 1 | 1 | CRC9  | 1 |
| DQ10              | d88  | d89  | d90  | d91  | 1    | 1     | 1 | 1 | CRC10 | 1 |
| DQ11              | d96  | d97  | d98  | d99  | 1    | 1     | 1 | 1 | CRC11 | 1 |
| DQ12              | d104 | d105 | d106 | d107 | 1    | 1     | 1 | 1 | CRC12 | 1 |
| DQ13              | d112 | d113 | d114 | d115 | 1    | 1     | 1 | 1 | CRC13 | 1 |
| DQ14              | d120 | d121 | d122 | d123 | 1    | 1     | 1 | 1 | CRC14 | 1 |
| DQ15              | d128 | d129 | d130 | d131 | 1    | 1     | 1 | 1 | CRC15 | 1 |
| DMU_n /<br>DBIU_n | d136 | d137 | d138 | d139 | 1    | 1     | 1 | 1 | 1     | 1 |

For a x16 SDRAM there are two identical CRC trees.

The lower CRC tree inputs has 36 bits as shown in the figure above. The input bits d(64:67) are used if DBI or DM functions are enabled. If DBI and DM are disabled then d(64:67) are "1".

The upper CRC tree inputs has 36 bits as shown in the figure above. The input bits d(136:139) are used if DBI or DM functions are enabled. If DBI and DM are disabled then d(136:139) are "1".

Publication Date: Sep. 2022 Revision: 1.0 88/294



DBI and CRC clarification

Write operation: The SDRAM computes the CRC for received data d(71:0). Data is not inverted based on DBI before it is used for computing CRC. The data is inverted based on DBI before it is written to the DRAM core.

Burst Ordering with BC4 and CRC enabled

If CRC is enabled then address bit A2 is used to transfer critical data first for BC4 writes.

A x8 SDRAM is used as an example with DBI enabled.

The following figure shows data frame with A2=0.

| Function        |     | Transfer |     |     |   |   |   |   |      |   |  |  |
|-----------------|-----|----------|-----|-----|---|---|---|---|------|---|--|--|
| Function        | 0   | 1        | 2   | 3   | 4 | 5 | 6 | 7 | 8    | 9 |  |  |
| DQ0             | d0  | d1       | d2  | d3  | 1 | 1 | 1 | 1 | CRC0 | 1 |  |  |
| DQ1             | d8  | d9       | d10 | d11 | 1 | 1 | 1 | 1 | CRC1 | 1 |  |  |
| DQ2             | d16 | d17      | d18 | d19 | 1 | 1 | 1 | 1 | CRC2 | 1 |  |  |
| DQ3             | d24 | d25      | d26 | d27 | 1 | 1 | 1 | 1 | CRC3 | 1 |  |  |
| DQ4             | d32 | d33      | d34 | d35 | 1 | 1 | 1 | 1 | CRC4 | 1 |  |  |
| DQ5             | d40 | d41      | d42 | d43 | 1 | 1 | 1 | 1 | CRC5 | 1 |  |  |
| DQ6             | d48 | d49      | d50 | d51 | 1 | 1 | 1 | 1 | CRC6 | 1 |  |  |
| DQ7             | d56 | d57      | d58 | d59 | 1 | 1 | 1 | 1 | CRC7 | 1 |  |  |
| DM_n /<br>DBI_n | d64 | d65      | d66 | d67 | 1 | 1 | 1 | 1 | 1    | 1 |  |  |

The following figure shows data frame with A2=1.

| Function        | Transfer |     |     |     |   |   |   |   |      |   |
|-----------------|----------|-----|-----|-----|---|---|---|---|------|---|
| runction        | 0        | 1   | 2   | 3   | 4 | 5 | 6 | 7 | 8    | 9 |
| DQ0             | d4       | d5  | d6  | d7  | 1 | 1 | 1 | 1 | CRC0 | 1 |
| DQ1             | d12      | d13 | d14 | d15 | 1 | 1 | 1 | 1 | CRC1 | 1 |
| DQ2             | d20      | d21 | d22 | d23 | 1 | 1 | 1 | 1 | CRC2 | 1 |
| DQ3             | d28      | d29 | d30 | d31 | 1 | 1 | 1 | 1 | CRC3 | 1 |
| DQ4             | d36      | d37 | d38 | d39 | 1 | 1 | 1 | 1 | CRC4 | 1 |
| DQ5             | d44      | d45 | d46 | d47 | 1 | 1 | 1 | 1 | CRC5 | 1 |
| DQ6             | d52      | d53 | d54 | d55 | 1 | 1 | 1 | 1 | CRC6 | 1 |
| DQ7             | d60      | d61 | d62 | d63 | 1 | 1 | 1 | 1 | CRC7 | 1 |
| DM_n /<br>DBI_n | d68      | d69 | d70 | d71 | 1 | 1 | 1 | 1 | 1    | 1 |

If A2=1 then the data input to the CRC tree are 36 bits as shown above. Data bits d(4:7) are used as inputs for d(0:3), d(12:15) are used as inputs to d(8:11) and so forth for the CRC tree.

The input bits d(68:71) are used if DBI or DM functions are enabled. If DBI and DM are disabled then d(68:71) are "1"s. If A2=1 then data bits d(68:71) are used as inputs for d(64:67)

Elite Semiconductor Microelectronics Technology Inc

Publication Date: Sep. 2022

90/294

Revision: 1.0



The CRC tree will treat the 36 bits in transfer's four through seven as 1's

CRC equations for x8 device in BC4 mode with A2=0 are as follows:

- CRC[0] = D[69]=1 ^ D[68]=1 ^ D[67] ^ D[66] ^ D[64] ^ D[63]=1 ^ D[60]=1 ^ D[56] ^ D[54]=1 ^ D[53]=1 ^ D[52]=1 ^ D[50] ^ D[49] ^ D[48] ^ D[48] ^ D[45]=1 ^ D[43] ^ D[40] ^ D[39]=1 ^ D[35] ^ D[34] ^ D[31]=1^ D[30]=1 ^ D[28]=1 ^ D[23]=1 ^ D[21]=1 ^ D[19] ^ D[18] ^ D[16] ^ D[14]=1 ^ D[12]=1 ^ D[8] ^ D[7]=1 ^ D[6] =1 ^ D[0] ;
- CRC[1] = D[70]=1 ^ D[66] ^ D[65] ^ D[63]=1 ^ D[61]=1 ^ D[60]=1 ^ D[57] ^ D[56] ^ D[55]=1 ^ D[52]=1 ^ D[51] ^ D[48] ^ D[46]=1 ^ D[45]=1 ^ D[44]=1 ^ D[43] ^ D[41] ^ D[39]=1 ^ D[36]=1 ^ D[34] ^ D[32] ^ D[30]=1 ^ D[29]=1 ^ D[28]=1 ^ D[24] ^ D[23]=1 ^ D[21]=1 ^ D[20]=1 ^ D[18] ^ D[17] ^ D[16] ^ D[15]=1 ^ D[14]=1 ^ D[13]=1 ^ D[12]=1 ^ D[9] ^ D[6]=1 ^ D[1] ^ D[0];
- $\begin{array}{l} \mathsf{CRC}[2] = \mathsf{D}[71] = 1 \ \land \mathsf{D}[69] = 1 \ \land \mathsf{D}[68] = 1 \ \land \mathsf{D}[63] = 1 \ \land \mathsf{D}[62] = 1 \ \land \mathsf{D}[60] = 1 \ \land \mathsf{D}[58] \ \land \mathsf{D}[57] \ \land \mathsf{D}[54] = 1 \ \land \mathsf{D}[50] \ \land \mathsf{D}[48] \ \land \mathsf{D}[47] = 1 \ \land \mathsf{D}[46] = 1 \ \land \mathsf{D}[44] = 1 \ \land \mathsf{D}[43] \ \land \mathsf{D}[42] \ \land \mathsf{D}[39] = 1 \ \land \mathsf{D}[37] = 1 \ \land \mathsf{D}[34] \ \land \mathsf{D}[33] \ \land \mathsf{D}[29] = 1 \ \land \mathsf{D}[28] = 1 \ \land \mathsf{D}[25] \ \land \mathsf{D}[24] \ \land \mathsf{D}[22] = 1 \ \land \mathsf{D}[17] \ \land \mathsf{D}[15] = 1 \ \land \mathsf{D}[13] = 1 \ \land \mathsf{D}[10] \ \land \mathsf{D}[8] \ \land \mathsf{D}[6] = 1 \ \land \mathsf{D}[2] \ \land \mathsf{D}[1] \ \land \mathsf{D}[0]; \end{array}$
- CRC[3] = D[70]=1 ^ D[69]=1 ^ D[64] ^ D[63]=1 ^ D[62]=1 ^ D[61]=1 ^ D[59] ^ D[58] ^ D[55]=1 ^ D[51] ^ D[49] ^ D[48] ^ D[47]=1 ^ D[45]=1 ^ D[44]=1 ^ D[43] ^ D[40] ^ D[38]=1 ^ D[35] ^ D[34] ^ D[30]=1 ^ D[29]=1 ^ D[26] ^ D[25] ^ D[23]=1 ^ D[18] ^ D[16] ^ D[14]=1 ^ D[13]=1 ^ D[11] ^ D[9] ^ D[7]=1 ^ D[3] ^ D[2] ^ D[1];
- $\begin{array}{l} \mathsf{CRC}[4] = \mathsf{D}[71] = 1 \ \land \ \mathsf{D}[70] = 1 \ \land \ \mathsf{D}[65] \ \land \ \mathsf{D}[64] \ \land \ \mathsf{D}[63] = 1 \ \land \ \mathsf{D}[62] = 1 \ \land \ \mathsf{D}[60] = 1 \ \land \ \mathsf{D}[59] \ \land \ \mathsf{D}[56] \ \land \ \mathsf{D}[52] = 1 \ \land \ \mathsf{D}[50] \ \land \ \mathsf{D}[49] \ \land \ \mathsf{D}[48] \ \land \ \mathsf{D}[46] = 1 \ \land \ \mathsf{D}[46] = 1 \ \land \ \mathsf{D}[41] \ \land \$
- $\begin{array}{l} \mathsf{CRC[5]} = \mathsf{D[71]} = 1 \ \land \ \mathsf{D[66]} \ \land \ \mathsf{D[65]} \ \land \ \mathsf{D[64]} \ \land \ \mathsf{D[63]} = 1 \ \land \ \mathsf{D[60]} = 1 \ \land \ \mathsf{D[57]} \ \land \ \mathsf{D[53]} = 1 \ \land \ \mathsf{D[51]} \ \land \ \mathsf{D[50]} \ \land \ \mathsf{D[49]} \ \land \ \mathsf{D[47]} = 1 \ \land \ \mathsf{D[46]} = 1 \ \land \ \mathsf{$
- $\begin{array}{l} \mathsf{CRC}[6] = \mathsf{D}[67] \wedge \mathsf{D}[66] \wedge \mathsf{D}[65] \wedge \mathsf{D}[64] \wedge \mathsf{D}[62] = 1 \wedge \mathsf{D}[61] = 1 \wedge \mathsf{D}[58] \wedge \mathsf{D}[54] = 1 \wedge \mathsf{D}[52] = 1 \wedge \mathsf{D}[51] \wedge \mathsf{D}[50] \wedge \mathsf{D}[48] \wedge \mathsf{D}[47] = 1 \wedge \mathsf{D}[46] = 1 \wedge \mathsf{D}[43] \wedge \mathsf{D}[41] \wedge \mathsf{D}[38] = 1 \wedge \mathsf{D}[37] = 1 \wedge \mathsf{D}[33] \wedge \mathsf{D}[32] \wedge \mathsf{D}[29] = 1 \wedge \mathsf{D}[28] = 1 \wedge \mathsf{D}[26] \wedge \mathsf{D}[21] = 1 \wedge \mathsf{D}[19] \wedge \mathsf{D}[17] \wedge \mathsf{D}[16] \wedge \mathsf{D}[14] = 1 \wedge \mathsf{D}[12] = 1 \wedge \mathsf{D}[10] \wedge \mathsf{D}[6] = 1 \wedge \mathsf{D}[5] = 1 \wedge \mathsf{D}[4] = 1; \end{array}$
- CRC[7] = D[68]=1 ^ D[67] ^ D[66] ^ D[65] ^ D[63]=1 ^ D[62]=1 ^ D[59] ^ D[55]=1 ^ D[53]=1 ^ D[52]=1 ^ D[51] ^ D[49] ^ D[48] ^ D[47]=1 ^ D[44]=1 ^ D[42] ^ D[39]=1 ^ D[38]=1 ^ D[34] ^ D[33] ^ D[30]=1 ^ D[29]=1 ^ D[27] ^ D[22]=1 ^ D[20]=1 ^ D[18] ^ D[17] ^ D[15] =1 ^ D[13]=1 ^ D[11] ^ D[7]=1 ^ D[6]=1 ^ D[5]=1;

CRC equations for x8 device in BC4 mode with A2=1 are as follows:

- CRC[1] = 1 ^ D[70] ^ D[69] ^ 1 ^ 1 ^ 1 ^ 1 ^ D[61] ^ D[60] ^ 1 ^ 1 ^ D[55] ^ D[52] ^ 1 ^ 1 ^ 1 ^ 1 ^ D[47] ^ D[45] ^ 1 ^ 1 ^ 1 ^ D[38] ^ D[36] ^ 1 ^ 1 ^ 1 ^ D[28] ^ 1 ^ 1 ^ 1 ^ 1 ^ D[22] ^ D[21] ^ D[20] ^ 1 ^ 1 ^ 1 ^ 1 ^ D[13] ^ 1 ^ D[5] ^ D[4];
- CRC[3] = 1 ^ 1 ^ D[68] ^ 1 ^ 1 ^ 1 ^ D[63] ^ D[62] ^ 1 ^ D[55] ^ D[53] ^ D[52] ^ 1 ^ 1 ^ 1 ^ D[47] ^ D[44] ^ 1 ^ D[39] ^ D[38] ^ 1 ^ 1 ^ D[30] ^ D[29] ^ 1 ^ D[20] ^ 1 ^ 1 ^ D[15] ^ D[13] ^ 1 ^ D[7] ^ D[6] ^ D[5];
- CRC[4] = 1 ^1 ^ D[69] ^ D[68] ^ 1 ^ 1 ^ 1 ^ D[63] ^ D[60] ^ 1 ^ D[54] ^ D[53] ^ D[52] ^ 1 ^ 1 ^ 1 ^ D[45] ^ 1 ^ 1 ^ D[39] ^ 1 ^ 1 ^ D[31] ^ D[30] ^ D[28] ^ D[23] ^ D[21] ^ 1 ^ 1 ^ 1 ^ D[14] ^ D[12] ^ 1 ^ D[6];
- CRC[5] = 1 ^ D[70] ^ D[69] ^ D[68] ^ 1 ^ 1 ^ 1 ^ 1 ^ D[61] ^ 1 ^ D[55] ^ D[54] ^ D[53] ^ 1 ^ 1 ^ 1 ^ 1 ^ D[46] ^ D[44] ^ 1 ^ 1 ^ 1 ^ D[36] ^ 1 ^ 1 ^ 1 ^ D[31] ^ D[29] ^ 1 ^ D[29] ^ 1 ^ 1 ^ D[20] ^ 1 ^ 1 ^ D[15] ^ D[13] ^ 1 ^ 1 ^ 1 ^ D[7];
- $\begin{array}{l} \mathsf{CRC[6]} = \mathsf{D[71]} \wedge \mathsf{D[70]} \wedge \mathsf{D[69]} \wedge \mathsf{D[68]} \wedge 1 \wedge 1 \wedge \mathsf{D[62]} \wedge 1 \wedge 1 \wedge \mathsf{D[55]} \wedge \mathsf{D[54]} \wedge \mathsf{D[52]} \wedge 1 \wedge 1 \wedge \mathsf{D[47]} \wedge \mathsf{D[45]} \wedge 1 \wedge 1 \wedge \mathsf{D[37]} \wedge \mathsf{D[36]} \\ & \wedge 1 \wedge 1 \wedge \mathsf{D[30]} \wedge 1 \wedge \mathsf{D[23]} \wedge \mathsf{D[21]} \wedge \mathsf{D[20]} \wedge 1 \wedge 1 \wedge \mathsf{D[14]} \wedge 1 \wedge 1 \wedge 1; \end{array}$
- CRC[7] = 1 ^ D[71] ^ D[70] ^ D[69] ^ 1 ^ 1 ^ D[63] ^ 1 ^ 1 ^ 1 ^ D[55] ^ D[53] ^ D[52] ^ 1 ^ 1 ^ 1 ^ D[46] ^ 1 ^ 1 ^ D[38] ^ D[37] ^ 1 ^ 1 ^ D[38] ^ D[37] ^ 1 ^ 1 ^ 1 ^ D[38] ^ D[37] ^ 1 ^ 1 ^ 1 ^ D[38] ^ D[37] ^ 1 ^ 1 ^ 1 ^ D[38] ^ D[38]



## Simultaneous DM and CRC Functionality

When both DM and Write CRC are enabled in the DRAM mode register, the DRAM calculates CRC before sending the write data into the array. If there is a CRC error, the DRAM blocks the write operation and discards the data. For a x16, when the DRAM detects an error in CRC tree, DDR4 DRAMs may mask all DQs or half the DQs depending upon the specific vendor implementation behavior.

Both implementations are valid. For the DDR4 DRAMs that masking half the DQs, DQ0 through DQ7 will be masked if the lower byte CRC tree had the error and DQ8 through DQ15 will be masked if the upper byte CRC tree had the error.

## Simultaneous MPR Write, Per DRAM Addressability and CRC Functionality

The following combination of DDR4 features are prohibited for simultaneous operation

- 1. MPR Write and Write CRC (Note: MPR Write is via Address pins)
- 2. Per DRAM Addressability and Write CRC (Note: Only MRS are allowed during PDA and also DQ0 is used for PDA detection)

ronics Technology Inc Publication Date : Sep. 2022 Revision : 1.0 91/294



# **Command Address Parity (CA Parity)**

[A2:A0] of MR5 are defined to enable or disable C/A Parity in the DRAM. The default state of the C/A Parity bits is disabled. If C/A parity is enabled by programming a non-zero value to C/A Parity Latency in the mode register (the Parity Error bit must be set to zero when enabling C/A any Parity mode), then the DRAM has to ensure that there is no parity error before executing the command. The additional delay for executing the commands versus a parity disabled mode is programmed in the mode register (MR5, A2:A0) when C/A Parity is enabled (PL: Parity Latency) and is applied to commands that are latched via the rising edge of CK\_t when CS\_n is low.

The command is held for the time of the Parity Latency before it is executed inside the device. This means that issuing timing of internal command is determined with PL. When C/A Parity is enabled, only DES is allowed between valid commands to prevent DRAM from any malfunctioning. CA Parity Mode is supported when DLL-on Mode is enabled, use of CA Parity Mode when DLL-off

Mode is enabled is not allowed.

C/A Parity signal (PAR) covers ACT\_n, RAS\_n /A16, CAS\_n /A15, WE\_n /A14 and the address bus including bank address and bank group bits, and C0-C2 on 3DS devices. The control signals CKE, ODT and CS\_n are not included. (e.g., for a 4 Gbit x4 monolithic device, parity is computed across BG0, BG1, BA1, BA0, A16/ RAS\_n, A15/ CAS\_n, A14/ WE\_n, A13-A0 and ACT\_n). (DRAM should internally treat any unused address pins as 0's, e.g., if a common die has stacked pins but the device is used in a monolithic application then the address pins used for stacking should internally be treated as 0's)

The convention of parity is even parity i.e. valid parity is defined as an even number of ones across the inputs used for parity computation combined with the parity signal. In other words the parity bit is chosen so that the total number of 1's in thetransmitted signal, including the parity bit is even.

If a DRAM detects a C/A parity error in any command as qualified by CS\_n then it must perform the following steps:

- Ignore the erroneous command. Commands in max NnCK window (tPAR\_UNKNOWN) prior to the erroneous command are
  not guaranteed to be executed. When a READ command in this NnCK window is not executed, the DRAM does not activate
  DQS outputs.
- Log the error by storing the erroneous command and address bits in the error log. (MPR page1)
- Set the Parity Error Status bit in the mode register to '1'. The Parity Error Status bit must be set before the ALERT\_n signal is released by the DRAM (i.e. tPAR\_ALERT\_ON + tPAR\_ALERT\_PW(min)).
- Assert the ALERT\_n signal to the host (ALERT\_n is active low) within tPAR\_ALERT\_ON time.
- Wait for all in-progress commands to complete. These commands were received tPAR\_UNKOWN before the erroneous command.
  - If a parity error occurs on a command issued between the tXS\_Fast and tXS window after self-refresh exit then the DRAM may delay the de-assertion of ALERT\_n signal as a result of any internal on going refresh. (See Figure of CA Parity Error Checking SRX)
- Wait for tRAS\_min before closing all the open pages. The DRAM is not executing any commands during the window defined by (tPAR\_ALERT\_ON + tPAR\_ALERT\_PW).
- After tPAR\_ALERT\_PW\_min has been satisfied, the DRAM may de-assert ALERT\_n.
- After the DRAM has returned to a known pre-charged state it may de-assert ALERT\_n.
- After (tPAR\_ALERT\_ON + tPAR\_ALERT\_PW), the DRAM is ready to accept commands for normal operation. Parity latency
  will be in effect, however, parity checking will not resume until the memory controller has cleared the Parity Error Status bit
  by writing a '0' (the DRAM will execute any erroneous commands until the bit is cleared).
- It is possible that the DRAM might have ignored a refresh command during the (tPAR\_ALERT\_ON + tPAR\_ALERT\_PW) window or the refresh command is the first erroneous frame so it is recommended that the controller issues extra refresh cycles as needed.
- The Parity Error Status bit may be read anytime after (tPAR\_ALERT\_ON + tPAR\_ALERT\_PW) to determine which DRAM
  had the error. The DRAM maintains the Error Log for the first erroneous command until the Parity Error Status bit is reset to
  '0'.

Mode Register for C/A Parity Error is defined as follows. C/A Parity Latency bits are write only, Parity Error Status bit is read/write and error logs are read only bits. The controller can only program the Parity Error Status bit to '0'. If the controller illegally attempts to write a '1' to the Parity Error Status bit the DRAM does not guarantee that parity will be checked. The DRAM may opt to block the controller from writing a '1' to the Parity Error Status bit.



#### Mode Registers for C/A Parity

| C/A Parity Latency MR5[2:0]* | A Parity Latency MR5[2:0]* Speed bins |         | Errant C/A Frame                                               |  |  |
|------------------------------|---------------------------------------|---------|----------------------------------------------------------------|--|--|
| 000 = Disabled               | _                                     | 0=clear |                                                                |  |  |
| 001= 4 Clocks                | 1600,1866,2133                        | 0=cleal | C2-C0, ACT_n, BG1, BG0, BA0,                                   |  |  |
| 010= 5 Clocks                | 2400                                  |         | BA1, PAR, A17, A16/ RAS_n,<br>A15/ CAS_n, A14/ WE_n,<br>A13:A0 |  |  |
| 011= 6 Clocks                | RFU                                   | 1=Error |                                                                |  |  |
| 100= 8 Clocks                | RFU                                   |         |                                                                |  |  |

#### Note:

- 1. Parity Latency is applied to all commands.
- 2. Parity Latency can be changed only from a C/A Parity disabled state, i.e. a direct change from PL= 4→ PL= 5 is not allowed. Correct sequence is PL= 4 → Disabled → PL= 5NOTE 3 Parity Latency is applied to write and read latency. Write Latency = AL+CWL+PL. Read Latency = AL+CL+PL.

DDR4 SDRAM supports MR bit for 'Persistent Parity Error Mode'. This mode is enabled by setting MR5 A9=High and when it is enabled, DRAM resumes checking CA Parity after the ALERT\_n is deasserted, even if Parity Error Status bit is set as High. If multiple errors occur before the Error Status bit is cleared the Error log in MPR page 1 should be treated as 'Don't Care'. In 'Persistent Parity Error Mode' the ALERT\_n pulse will be asserted and deasserted by the DRAM as defined with the min. and max. value for tPAR\_ALERT\_PW. The controller must issue DESELECT commands once it detects the ALERT\_n signal, this response time is defined as tPAR\_ALERT\_RSP

The following figure captures the flow of events on the C/A bus and the ALERT\_n signal.



### **Normal CA Parity Error Checking Operation**

#### Note:

- 1. DRAM is emptying queues, Precharge All and parity checking off until Parity Error Status bit cleared.
- 2. Command execution is unknown the corresponding DRAM internal state change may or may not occur.

  The DRAM Controller should consider both cases and make sure that the command sequence meets the specifications.
- 3. Normal operation with parity latency (CA Parity Persistent Error Mode disabled). Parity checking off until Parity Error Status bit cleared.





## **Persistent CA Parity Error Checking Operation**

#### Note:

- 1. DRAM is emptying queues, Precharge All and parity check re-enable finished by tPAR\_ALERT\_PW.
- Command execution is unknown the corresponding DRAM internal state change may or may not occur.
   The DRAM Controller should consider both cases and make sure that the command sequence meets the specifications.
- 3. Normal operation with parity latency and parity checking (CA Parity Persistent Error Mode enabled).

Publication Date: Sep. 2022 Revision: 1.0 94/294





**CA Parity Error Checking - PDE/PDX** 

- 1. Deselect command only allowed.
- 2. Error could be Precharge or Activate.
- 3. Normal operation with parity latency (CA Parity Persistent Error Mode disable). Parity checking is off until Parity Error Status bit cleared.
- Command execution is unknown the corresponding DRAM internal state change may or may not occur.
   The DRAM Controller should consider both cases and make sure that the command sequence meets the specifications.
- 5. Deselect command only allowed CKE may go high prior to Td2 as long as DES commands are issued.

Publication Date: Sep. 2022 Revision: 1.0 95/294





**CA Parity Error Checking - SRE Attempt** 

- 1. Deselect command only allowed.
- 2. SelfRefresh command error. DRAM masks the intended SRE command enters Precharge Power Down.
- 3. Normal operation with parity latency (CA Parity Persistent Error Mode disable). Parity checking is off until Parity Error Status bit cleared.
- 4. Controller can not disable clock until it has been able to have detected a possible C/A Parity error.
- Command execution is unknown the corresponding DRAM internal state change may or may not occur.
   The DRAM Controller should consider both cases and make sure that the command sequence meets the specifications.
- 6. Deselect command only allowed CKE may go high prior to Tc2 as long as DES commands are issued.

97/294





**CA Parity Error Checking - SRX** 

## Note:

- SelfRefresh Abort = Disable: MR4 [A9=0] 1.
- Input commands are bounded by tXSDLL, tXS, tXS\_ABORT and tXS\_FAST timing. 2.
- 3. Command execution is unknown the corresponding DRAM internal state change may or may not occur. The DRAM Controller should consider both cases and make sure that the command sequence meets the specifications.
- 4. Normal operation with parity latency (CA Parity Persistent Error Mode disabled). Parity checking off until Parity Error Status bit cleared.
- Only MRS (limited to those described in the Self-Refresh Operation section), ZQCS or ZQCL command allowed. 5.
- 6. Valid commands not requiring a locked DLL
- 7. Valid commands requiring a locked DLL
- This figure shows the case from which the error occurred after tXS FAST\_An error also occur after tXS\_ABORT and tXS. 8.



### Command/Address parity entry and exit timings

When in CA Parity mode, including entering and exiting CA Parity mode, users must wait tMRD\_PAR before issuing another MRS command, and wait tMOD\_PAR before any other commands.

tMOD\_PAR = tMOD + PL tMRD\_PAR = tMOD + PL

For CA parity entry, PL in the equations above is the parity latency programmed with the MRS command entering CA parity mode.

For CA parity exit, PL in the equations above is the programmed parity latency prior to the MRS command exiting CA parity mode.



## Parity entry timing example - tMRD\_PAR

### Note:

- 1. tMRD\_PAR = tMOD + N; where N is the programmed parity latency with the MRS command entering CA parity mode.
- 2. Parity check is not available at Ta1 of MRS command due to PL=0 being valid.
- 3. In case parity error happens at Tb1 of MRS command, tPAR ALERT ON is 'N[nCK] + 6[ns]'.



Parity entry timing example - tMOD\_PAR

## Note:

- 1. tMOD\_PAR = tMOD + N; where N is the programmed parity latency with the MRS command entering CA parity mode.
- 2. Parity check is not available at Ta1 of MRS command due to PL=0 being valid.
- 3. In case parity error happens at Tb1 of VALID command, tPAR\_ALERT\_ON is 'N[nCK] + 6[ns]'.

Publication Date: Sep. 2022 Revision: 1.0 98/294





## Parity exit timing example - tMRD\_PAR

#### Note:

- 1. tMRD\_PAR = tMOD + N; where N is the programmed parity latency prior to the MRS command exiting CA parity mode.
- 2. In case parity error happens at Ta1 of MRS command, tPAR\_ALERT\_ON is 'N[nCK] + 6[ns]'.
- 3. Parity check is not available at Tb1 of MRS command due to disabling parity mode.



Parity exit timing example - tMOD\_PAR

## Note:

- 1. tMOD\_PAR = tMOD + N; where N is the programmed parity latency prior to the MRS command exiting CA parity mode.
- 2. In case parity error happens at Ta1 of MRS command, tPAR\_ALERT\_ON is 'N[nCK] + 6[ns]'.
- 3. Parity check is not available at Tb1 of VALID command due to disabling parity mode.

Publication Date: Sep. 2022 Revision: 1.0 99/294



# **CA Parity Error Log Readout**

MPR Mapping of CA Parity Error Log<sup>1</sup> (Page1)

| Address       | MPR Location | [7]                 | [6]                       | [5]         | [4]               | [3] | [2] | [1] | [0]           |
|---------------|--------------|---------------------|---------------------------|-------------|-------------------|-----|-----|-----|---------------|
|               | 00=MPR0      | A7                  | A6                        | A5          | A4                | А3  | A2  | A1  | A0            |
|               | 01=MPR1      | CAS_n/A15           | WE_n/ A14                 | A13         | A12               | A11 | A10 | A9  | A8            |
| BA1:BA0 = 0:1 | 10=MPR2      | PAR                 | ACT_n                     | BG1 BG0 BA1 |                   | BA1 | BA0 | A17 | RAS_n/<br>A16 |
|               | 11=MPR3      | CRC Error<br>Status | CA Parity<br>Error Status | CA F        | CA Parity Latency |     | C2  | C1  | C0            |

### Note:

- 1. MPR used for CA parity error log readout is enabled by setting A[2] in MR3.
- 2. For higher density of DRAM, where A[17] is not used, MPR2[1] should be treated as don't care.
- 3. If a device is used in monolithic application, where C[2:0] are not used, then MPR3[2:0] should be treated as don't care.

Publication Date: Sep. 2022 Revision: 1.0 100/294



#### **Control Gear-down Mode**

The following description represents the sequence for the gear-down mode which is specified with MR3:A3. This mode is allowed just during initialization and self refresh exit. The DRAM defaults in 1/2 rate(1N) clock mode and utilizes a low frequency MRS command followed by a sync pulse to align the proper clock edge for operating the control lines CS\_n, CKE and ODT in 1/4rate(2N) mode. For operation in 1/2 rate mode MRS command for geardown or sync pulse are not required. DRAM defaults in 1/2 rate mode.

General sequence for operation in geardown during initialization

- DRAM defaults to a 1/2 rate(1N mode) internal clock at power up/reset
- Assertion of Reset
- Assertion of CKE enables the DRAM
- MRS is accessed with a low frequency N\*tck MRS geardown CMD ( set MR3:A3 to 1 ) Ntck static MRS command qualified by 1N CS\_n
- DRAM controller sends 1N sync pulse with a low frequency N\*tck NOP CMD tSYNC\_GEAR is an even number of clocks Sync pulse on even clock boundary from MRS CMD
- Initialization sequence, including the expiration of tDLLK and tZQinit, starts in 2N mode after tCMD\_GEAR from 1N Sync Pulse.

General sequence for operation in gear-down after self refresh exit

- DRAM reset to 1N mode during self refresh
- MRS is accessed with a low frequency N\*tck MRS gear-down CMD ( set MR3:A3 to 1 ) Ntck static MRS command qualified by 1N CS\_n which meets tXS or tXS\_Abort Only Refresh command is allowed to be issued to DRAM before Ntck static MRS command
- DRAM controller sends 1N sync pulse with a low frequency N\*tck NOP CMD tSYNC\_GEAR is an even number of clocks Sync pulse is on even clock boundary from MRS CMD
- Valid command not requiring locked DLL is available in 2N mode after tCMD\_GEAR from 1N Sync Pulse.
- Valid command requiring locked DLL is available in 2N mode after tDLLK from 1N Sync Pulse

If operation is 1/2 rate(1N) mode after self refresh, no N\*tCK MRS command or sync pulse is required during self refresh exit. The min exit delay is tXS, or tXS\_Abort to the first valid command.

The DRAM may be changed from 1/4 rate ( 2N ) to 1/2 rate ( 1N ) by entering Self Refresh Mode, which will reset to 1N automatically.

Changing from 1/4 ( 2N ) to 1/2 rate (1 N ) by any other means, including setting MR3[A3] from 1 to 0, can result in loss of data and operation of the DRAM uncertain.

For the operation of geardown mode in 1/4 rate, the following MR settings should be applied.

CAS Latency (MR0 A[6:4,2]): Even number of clocks

Write Recovery and Read to Precharge (MR0 A[11:9]): Even number of clocks

Additive Latency (MR1 A[4:3]): 0, CL -2

CAS Write Latency (MR2 A[5:3]): Even number of clocks

CS to Command/Address Latency Mode (MR4 A[8:6]): Even number of clocks

CA Parity Latency Mode (MR5 A[2:0]): Even number of clocks

CAL or CA parity mode must be disabled prior to Gear down MRS command. They can be enabled again after tSYNC\_GEAR and tCMD\_GEAR periods are satisfied.

Figure of Gear down (2N) mode entry sequence during initialization illustrates the sequence for control operation in 2N mode during initialization.

Publication Date: Sep. 2022 Revision: 1.0 101/294





Gear down (2N) mode entry sequence during initialization

1. Only DES is allowed during tSYNC\_GEAR

Publication Date: Sep. 2022 Revision: 1.0 102/294





Gear down (2N) mode entry sequence after self refresh exit (SRX)

- 1. CKE High Assert to Gear Down Enable Time (tXS, tXS\_Abort) depend on MR setting. A correspondence of tXS/tXS\_Abort and MR Setting is as follows.
  - MR4[A9] = 0 : tXS
  - MR4[A9] = 1 : tXS\_Abort
- 2. Command not requiring locked DLL
- 3. Only DES is allowed during tSYNC\_GEAR

Publication Date: Sep. 2022 Revision: 1.0 103/294





**Comparison Timing Diagram Between Geardown Disable and Enable** 

- 1. BL=8, tRCD=CL=16
- 2. DOUT n = data-out from column n.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable.

Publication Date: Sep. 2022 Revision: 1.0 104/294



## **DDR4 Key Core Timing**

DDR4, Core Timing



## tCCD Timing (WRITE to WRITE Example)

#### Note:

- 1. tCCD\_S: CAS\_n-to-CAS\_n delay (short): Applies to consecutive CAS\_n to different Bank Group (i.e., T0 to T4).
- 2. tCCD\_L: CAS\_n-to-CAS\_n delay (long): Applies to consecutive CAS\_n to the same Bank Group (i.e., T4 to T10).



## tCCD Timing (READ to READ Example)

#### Note:

- 1. tCCD\_S: CAS\_n-to-CAS\_n delay (short): Applies to consecutive CAS\_n to different Bank Group (i.e., T0 to T4)
- 2. tCCD\_L: CAS\_n-to-CAS\_n delay (long): Applies to consecutive CAS\_n to the same Bank Group (i.e., T4 to T10)





## tRRD Timing

#### Note:

- 1. tRRD\_S: ACTIVATE to ACTIVATE Command period (short) : Applies to consecutive ACTIVATE Commands to different Bank Group (i.e., T0 to T4)
- 2. tRRD\_L: ACTIVATE to ACTIVATE Command period (long): Applies to consecutive ACTIVATE Commands to the different Banks of the same Bank Group (i.e., T4 to T10)



tFAW Timing

### Note:

tFAW: Four activate window.





tWTR\_S Timing (WRITE to READ, Different Bank Group, CRC and DM Disabled)

1. tWTR\_S: Delay from start of internal write transaction to internal read command to a different Bank Group. When AL is non-zero, the external read command at Tb0 can be pulled in by AL.



tWTR\_L Timing (WRITE to READ, Same Bank Group, CRC and DM Disabled)

## Note:

1. tWTR\_L: Delay from start of internal write transaction to internal read command to the same Bank Group. When AL is nonzero, the external read command at Tb0 can be pulled in by AL.



## **Programmable Preamble**

The DQS preamble can be programmed to one or the other of 1 tCK and 2 tCK preamble; selectable via MRS (MR4 [A12, A11]).

The 1 tCK preamble applies to all speed-Grade and The 2 tCK preamble is valid for DDR4-2400/2666/3200 Speed bin Tables.

#### Write Preamble

DDR4 supports a programmable write preamble. The 1 tCK or 2tCK Write Preamble is selected via MR4 [A12]. Write preamble modes of 1 tCK and 2 tCK are shown below.

When operating in 2 tCK Write preamble mode; in MR2 Table of CWL (CAS Write Latency), CWL of 1st Set needs to be incremented by 2 nCK and CWL of 2<sup>nd</sup> Set does not need increment of it. tWTRmust be increased by one clock cycle from the tWTRrequired in the applicable speed bin table. WR must be programmed to a value one or two clock cycle(s), depending on available settings, greater than the WR setting required per the applicable speed bin table.





The timing diagrams contained in Figure of tCCD=4 (AL=PL=0), Figure of tCCD=5 (AL=PL=0) and Figure of tCCD=6 (AL=PL=0) illustrate 1 and 2 tCK preamble scenarios for consecutive write commands with tCCD timing of 4, 5 and 6 nCK, respectively. Setting tCCD to 5nCK is not allowed in 2 tCK preamble mode



### 2tCK mode



tCCD=4 (AL=PL=0)



2tCK mode: tCCD=5 is not allowed in 2tCK mode

tCCD=5 (AL=PL=0)

Publication Date: Sep. 2022 Revision: 1.0 109/294







tCCD=6 (AL=PL=0)

Publication Date: Sep. 2022 Revision: 1.0 110/294



# **Read Preamble**

DDR4 supports a programmable read preamble. The 1 tCK and 2 tCK Read preamble is selected via MR4 [A11]. Read preamble modes of 1 tCK and 2 tCK are shown as follows:



# **Read Preamble Training**

Read Preamble Training, shown below, can be enabled via MR4 [A10] when the DRAM is in the MPR mode. Read Preamble Training is illegal if DRAM is not in the MPR mode. The Read Preamble Training can be used for read leveling.

Illegal READ commands, any command during the READ process or initiating the READS process, are not allowed during Read Preamble Training.



#### Note:

Read Preamble Training mode is enabled by MR4 A10 = [1]

# **Read Preamble Training Delay**

| Doromotor                                       | Cumbal | DDR4-2666/3200 |          | l luite | Note |
|-------------------------------------------------|--------|----------------|----------|---------|------|
| Parameter                                       | Symbol | Min            | Max      | Units   | Note |
| Delay from MRS Command to Data Strobe Drive Out | tSDO   | -              | tMOD+9ns |         |      |



# **Postamble**

# **Read Postamble**

DDR4 will support a fixed read postamble.

Read postamble of nominal 0.5tck for preamble modes 1, 2 Tck are shown below:



# **Write Postamble**

DDR4 will support a fixed Write postamble.

Write postamble nominal is 0.5tck for preamble modes 1, 2 Tck are shown below:



Publication Date: Sep. 2022 Revision: 1.0 112/294



### **ACTIVATE Command**

The ACTIVATE command is used to open (or activate) a row in a particular bank for a subsequent access. The value on the BG0-BG1 in X4/8 and BG0 in X16 select the bankgroup; BA0-BA1 inputs selects the bank within the bankgroup, and the address provided on inputs A0-A17 selects the row. This row remains active (or open) for accesses until a precharge command is issued to that bank or a precharge all command is issued. A bank must be precharged before opening a different row in the same bank.

# **Precharge Command**

The PRECHARGE command is used to deactivate the open row in a particular bank or the open row in all banks. The bank(s) will be available for a subsequent row activation a specified time (tRP) after the PRECHARGE command is issued, except in the case of concurrent auto precharge, where a READ or WRITE command to a different bank is allowed as long as it does not interrupt the data transfer in the current bank and does not violate any other timing parameters. Once a bank has been precharged, it is in the idle state and must be activated prior to any READ or WRITE commands being issued to that bank. A PRECHARGE command is allowed if there is no open row in that bank (idle state) or if the previously open row is already in the process of precharging. However, the precharge period will be determined by the last PRECHARGE command issued to the bank.

If A10 is High when Read or Write command is issued, then auto-precharge function is engaged. This feature allows the precharge operation to be partially or completely hidden during burst read cycles (dependent upon CAS latency) thus improving system performance for random data access. The RAS lockout circuit internally delays the precharge operation until the array restore operation has been completed (tRAS satisfied) so that the auto precharge command may be issued with any read. Auto-precharge is also implemented during Write commands. The precharge operation engaged by the Auto precharge command will not begin until the last data of the burst write sequence is properly stored in the memory array. The bank will be avaiable for a subsequent row activation a specified time (tRP) after hidden PRECHARGE command (AutoPrecharge) is issued to that bank.

Elite Semiconductor Microelectronics Technology Inc Publication Date: Sep. 2022

Revision: 1.0 113/294



# **Read Operation**

# **READ Timing Definitions**

Read timing shown in this section is applied when the DLL is enabled and locked.

Rising data strobe edge parameters:

tDQSCK min/max describes the allowed range for a rising data strobe edge relative to CK\_t, CK\_c.

tDQSCK is the actual position of a rising strobe edge relative to CK\_t, CK\_c.

tQSH describes the DQS\_t, DQS\_c differential output high time.

tDQSQ describes the latest valid transition of the associated DQ pins.

tQH describes the earliest invalid transition of the associated DQ pins.

Falling data strobe edge parameters:

tQSL describes the DQS\_t, DQS\_c differential output low time.

tDQSQ describes the latest valid transition of the associated DQ pins.

tQH describes the earliest invalid transition of the associated DQ pins.

tDQSQ; both rising/falling edges of DQS, no tAC defined.

Publication Date: Sep. 2022 Revision: 1.0 114/294





**READ Timing Definition** 



### **READ Timing; Clock to Data Strobe relationship**

Clock to Data Strobe relationship is shown in Figure of Clock to Data Strobe Relationship and is applied when the DLL is enabled and locked.

Rising data strobe edge parameters:

tDQSCK min/max describes the allowed range for a rising data strobe edge relative to CK\_t, CK\_c.

tDQSCK is the actual position of a rising strobe edge relative to CK\_t, CK\_c.

tQSH describes the data strobe high pulse width.

Falling data strobe edge parameters:

- tQSL describes the data strobe low pulse width.
- tLZ(DQS), tHZ(DQS) for preamble/postamble.



Clock to Data Strobe Relationship

### Note:

- 1. Within a burst, rising strobe edge can be varied within tDQSCKi while at the same voltage and temperature. However incorporate the device, voltage and temperature variation, rising strobe edge variance window, tDQSCKi can shift between tDQSCK(min) and tDQSCK(max). A timing of this window's right inside edge (latest) from rising CK\_t, CK\_c is limited by a device's actual tDQSCK(max). A timing of this window's left inside edge (earliest) from rising CK\_t, CK\_c is limited by tDQSCK(min).
- 2. Notwithstanding note 1, a rising strobe edge with tDQSCK(max) at T(n) can not be immediately followed by a rising strobe edge with tDQSCK(min) at T(n+1). This is because other timing relationships (tQSH, tQSL) exist: if tDQSCK(n+1) < 0: tDQSCK(n) < 1.0 tCK (tQSHmin + tQSLmin) |tDQSCK(n+1)|
- 3. The DQS\_t, DQS\_c differential output high time is defined by tQSH and the DQS\_t, DQS\_c differential output low time is defined by tQSL.
- 4. Likewise, tLZ(DQS)min and tHZ(DQS)min are not tied to tDQSCKmin (early strobe case) and tLZ(DQS)max and tHZ(DQS)max are not tied to tDQSCKmax (late strobe case).
- 5. The minimum pulse width of read preamble is defined by tRPRE(min).
- 6. The maximum read postamble is bound by tDQSCK(min) plus tQSH(min) on the left side and tHZDQS(max) on the right side
- 7. The minimum pulse width of read postamble is defined by tRPST(min).
- 8. The maximum read preamble is bound by tLZDQS(min) on the left side and tDQSCK(max) on the right side.

Publication Date: Sep. 2022 Revision: 1.0 116/294



### **READ Timing; Data Strobe to Data relationship**

The Data Strobe to Data relationship is shown in Figure of Data Strobe to Data Relationship and is applied when the DLL is enabled and locked.

#### Rising data strobe edge parameters:

tDQSQ describes the latest valid transition of the associated DQ pins.

tQH describes the earliest invalid transition of the associated DQ pins.

### Falling data strobe edge parameters:

tDQSQ describes the latest valid transition of the associated DQ pins.

tQH describes the earliest invalid transition of the associated DQ pins.

tDQSQ; both rising/falling edges of DQS, no tAC defined.

#### Data Valid Window:

tDVWd is the Data Valid Window per device per UI and is derived from (tQH - tDQSQ) of each UI on a given DRAM. This parameter will be characterized and guaranteed by design.

tDVWp is Data Valid Window per pin per UI and is derived from (tQH - tDQSQ) of each UI on a pin of a given DRAM. This parameter will be characterized and guaranteed by design.



# **Data Strobe to Data Relationship**

#### Note:

- 1. BL = 8, AL = 0, CL = 11, Preamble = 1tCK
- 2. DOUT n = data-out from column n.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BL8 setting activated by either MR0[A1:0 = 00] or MR0[A1:0 = 01] and A12 = 1 during READ command at T0.
- 5. Output timings are referenced to VDDQ, and DLL on for locking.
- 6. tDQSQ defines the skew between DQS t,DQS c to Data and does not define DQS t, DQS c to Clock.
- 7. Early Data transitions may not always happen at the same DQ. Data transitions of a DQ can vary (either early or late) within a burst.

Publication Date: Sep. 2022 Revision: 1.0 117/294



# tLZ(DQS), tLZ(DQ), tHZ(DQS), tHZ(DQ) Calculation

tHZ and tLZ transitions occur in the same time window as valid data transitions. These parameters are referenced to a specific voltage level that specifies when the device output is no longer driving tHZ(DQS) and tHZ(DQ), or begins driving tLZ(DQS), tLZ(DQ). Figure of tLZ(DQ) and tHZ(DQ) method for calculating transitions and begin points shows a method to calculate the point when the device is no longer driving tHZ(DQS) and tHZ(DQ), or begins driving tLZ(DQS), tLZ(DQ), by measuring the signal at two different voltages. The actual voltage measurement points are not critical as long as the calculation is consistent. The parameters tLZ(DQS), tLZ(DQ), tHZ(DQS), and tHZ(DQ) are defined as single ended.



tHZ(DQ) with BL8: CK\_t - CK\_c rising crossing at RL + 4 nCK tHZ(DQ) with BC4: CK\_t - CK\_c rising crossing at RL + 2 nCK



tHZ(DQ) is begin point is above-mentioned extrapolated point.

NOTE 1 Extrapolated point (Low Level) = VDDQ/(50+34) X 34 = VDDQ x 0.40 - A driver impedance : RZQ/7(34ohm)

- An effective test load : 50 ohm to VTT = VDDQ

# tLZ(DQ) and tHZ(DQ) method for calculating transitions and begin points

# Reference Voltage for tLZ(DQ), tHZ(DQ) Timing Measurements

| Measured Parameter                     | Symbol  | Vsw1[V]              | Vsw2[V]              | Note |
|----------------------------------------|---------|----------------------|----------------------|------|
| DQ low-impedance time from CK_t, CK_c  | tLZ(DQ) | (0.70 - 0.04) x VDDQ | (0.70 + 0.04) x VDDQ |      |
| DQ high impedance time from CK_t, CK_c | tHZ(DQ) | (0.70 - 0.04) x VDDQ | (0.70 + 0.04) x VDDQ |      |

Elite Semiconductor Microelectronics Technology Inc
Publication Date: Sep. 2022
Revision: 1.0 118/294





tLZ(DQS\_c) begin point is above-mentioned extrapolated point.

tHZ(DQS\_t) with BL8: CK\_t - CK\_c rising crossing at RL + 4 nCK tHZ(DQS\_t) with BC4: CK\_t - CK\_c rising crossing at RL + 2 nCK



tHZ(DQS\_t) begin point is above-mentioned extrapolated point.

NOTE 1 Extrapolated point (Low Level) = VDDQ/(50+34) X 34 = VDDQ x 0.40 - A driver impedance : RZQ/7(34ohm) - An effective test load : 50 ohm to VTT = VDDQ

tLZ(DQS\_c) and tHZ(DQS\_t) method for calculating transitions and begin points

# Reference Voltage for tLZ(DQS\_c), tHZ(DQS\_t) Timing Measurements

| Measured Parameter                        | Symbol     | Vsw1[V]              | Vsw2[V]              | Note |
|-------------------------------------------|------------|----------------------|----------------------|------|
| DQS_c low-impedance time from CK_t, CK_c  | tLZ(DQS_c) | (0.70 - 0.04) x VDDQ | (0.70 + 0.04) x VDDQ |      |
| DQS_t high impedance time from CK_t, CK_c | tHZ(DQS_t) | (0.70 - 0.04) x VDDQ | (0.70 + 0.04) x VDDQ |      |

Publication Date: Sep. 2022 Revision: 1.0 119/294



### tRPRE Calculation

The method for calculating differential pulse widths for tRPRE is shown in Figure of Method for calculating tRPRE transitions and endpoints.



NOTE 1 Low Level of DQS\_t and DQS\_c = VDDQ/(50+34) x 34 = VDDQ x 0.40

A driver impedance : RZQ/7(34ohm)

- An effective test load : 50 ohm to VTT = VDDQ

# Method for calculating tRPRE transitions and endpoints

# Reference Voltage for tRPRE Timing Measurements

| Measured Parameter                      | Symbol | Vsw1[V]              | Vsw2[V]              | Note |
|-----------------------------------------|--------|----------------------|----------------------|------|
| DQS_t, DQS_c differential READ Preamble | tRPRE  | (0.30 - 0.04) x VDDQ | (0.30 + 0.04) x VDDQ |      |



### tRPST Calculation

The method for calculating differential pulse widths for tRPST is shown in Figure of Method for calculating tRPST transitions and endpoints.



NOTE 1 Low Level of DQS\_T and DQS\_c = VDDQ/(50+34) x 34 = VDDQ x 0.40

- A driver impedance : RZQ/7(34ohm)

- An effective test load : 50 ohm to VTT = VDDQ

# Method for calculating tRPST transitions and endpoints

# Reference Voltage for tRPST Timing Measurements

| Measured Parameter                       | Symbol | Vsw1[V]               | Vsw2[V]               | Note |
|------------------------------------------|--------|-----------------------|-----------------------|------|
| DQS_t, DQS_c differential READ Postamble | tRPST  | (-0.30 - 0.04) x VDDQ | (-0.30 + 0.04) x VDDQ |      |



# **READ Burst Operation**

During a READ or WRITE command, DDR4 will support BC4 and BL8 on the fly using address A12 during the READ or WRITE (AUTO PRECHARGE can be enabled or disabled).

A12 = 0 : BC4 (BC4 = burst chop)

A12 = 1 : BL8

A12 is used only for burst length control, not as a column address.



READ Burst Operation RL = 11 (AL = 0, CL = 11, BL8)

## Note:

- 1. BL = 8, AL = 0, CL = 11, Preamble = 1tCK
- 2. DOUT n = data-out from column n.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BL8 setting activated by either MR0[A1:0 = 00] or MR0[A1:0 = 01] and A12 = 1 during READ command at T0.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable





READ Burst Operation RL = 21 (AL = 10, CL = 11, BL8)

- 1. BL = 8, RL = 21, AL = (CL-1), CL = 11, Preamble = 1tCK
- 2. DOUT n = data-out from column n.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BL8 setting activated by either MR0[A1:0 = 00] or MR0[A1:0 = 01] and A12 = 1 during READ command at T0.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable

Publication Date: Sep. 2022 Revision: 1.0 123/294





Consecutive READ (BL8) with 1tCK Preamble in Different Bank Group

- 1. BL = 8, AL = 0, CL = 11, Preamble = 1tCK
- 2. DOUT n (or b) = data-out from column n (or column b).
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T0 and T4.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable



Consecutive READ (BL8) with 2tCK Preamble in Different Bank Group

### Note:

- 1. BL = 8, AL = 0, CL = 11, Preamble = 2tCK
- 2. DOUT n (or b) = data-out from column n (or column b).
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A:0 = 0:1] and A12 = 1 during READ command at T0 and T4.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable

Publication Date: Sep. 2022 Revision: 1.0 124/294





# Nonconsecutive READ (BL8) with 1tCK Preamble in Same or Different Bank Group

#### Note:

- 1. BL = 8, AL = 0, CL = 11, Preamble = 1tCK, tCCD\_S/L = 5
- 2. DOUT n (or b) = data-out from column n (or column b).
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T0 and T5.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable



# Nonconsecutive READ (BL8) with 2tCK Preamble in Same or Different Bank Group

## Note:

- 1. BL = 8, AL = 0, CL = 11, Preamble = 2tCK, tCCD\_S/L = 6
- 2. DOUT n (or b) = data-out from column n (or column b).
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T0 and T6.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable
- 6. tCCD\_S/L=5 isn't allowed in 2tCK preamble mode.

Publication Date: Sep. 2022 Revision: 1.0 125/294





READ (BC4) to READ (BC4) with 1tCK Preamble in Different Bank Group

- 1. BL = 8, AL = 0, CL = 11, Preamble = 1tCK
- 2. DOUT n (or b) = data-out from column n (or column b).
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BC4 setting activated by either MR0[A1:A0 = 1:0] or MR0[A1:A0 = 0:1] and A12 = 0 during READ command at T0 and T4.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable



READ (BC4) to READ (BC4) with 2tCK Preamble in Different Bank Group

### Note:

- 1. BL = 8, AL = 0, CL = 11, Preamble = 2tCK
- 2. DOUT n (or b) = data-out from column n (or column b).
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BC4 setting activated by either MR0[A1:A0 = 1:0] or MR0[A1:A0 = 0:1] and A12 = 0 during READ command at T0 and T4.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable

Publication Date: Sep. 2022 Revision: 1.0 126/294





READ (BL8) to WRITE (BL8) with 1tCK Preamble in Same or Different Bank Group

- BL = 8, RL = 11 (CL = 11, AL = 0), Read Preamble = 1tCK, WL = 9 (CWL = 9, AL = 0), Write Preamble = 1tCK
- 2. DOUT n = data-out from column n, DIN b = data-in to column b.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T0 and WRITE command at T8.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable.



READ (BL8) to WRITE (BL8) with 2tCK Preamble in Same or Different Bank Group

#### Note:

- 1. BL = 8, RL = 11 (CL = 11, AL = 0), Read Preamble = 2tCK, WL = 10 (CWL = 9+1\*5, AL = 0), Write Preamble = 2tCK
- 2. DOUT n = data-out from column n, DIN b = data-in to column b.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T0 and WRITE command at T8.
- 5. When operating in 2tCK Write Preamble Mode, CWL must be programmed to a value at least 1 clock greater than the lowest CWL setting.
- 6. CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable.

Publication Date: Sep. 2022 Revision: 1.0 127/294





READ (BC4) OTF to WRITE (BC4) OTF with 1tCK Preamble in Same or Different Bank Group

- 1. BC = 4, RL = 11 (CL = 11, AL = 0), Read Preamble = 1tCK, WL = 9 (CWL = 9, AL = 0), Write Preamble = 1tCK
- 2. DOUT n = data-out from column n, DIN b = data-in to column b.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BC4(OTF) setting activated by MR0[A1:A0 = 0:1] and A12 = 0 during READ command at T0 and WRITE command at T6.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable.



READ (BC4) OTF to WRITE (BC4) OTF with 2tCK Preamble in Same or Different Bank Group

### Note:

- 1. BC = 4, RL = 11 (CL = 11, AL = 0), Read Preamble = 2tCK, WL = 10 (CWL = 9+1\*5, AL = 0), Write Preamble = 2tCK
- 2. DOUT n = data-out from column n, DIN b = data-in to column b.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BC4(OTF) setting activated by MR0[A1:A0 = 0:1] and A12 = 0 during READ command at T0 and WRITE command at T6.
- 5. When operating in 2tCK Write Preamble Mode, CWL must be programmed to a value at least 1 clock greater than the lowest CWL setting.
- 6. CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable.

Publication Date: Sep. 2022 Revision: 1.0 128/294





READ (BC4) Fixed to WRITE (BC4) Fixed with 1tCK Preamble in Same or Different Bank Group

- 1. BC = 4, RL = 11 (CL = 11, AL = 0), Read Preamble = 1tCK, WL = 9 (CWL = 9, AL = 0), Write Preamble = 1tCK
- 2. DOUT n = data-out from column n, DIN b = data-in to column b.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BC4(Fixed) setting activated by MR0[A1:A0 = 1:0].
- 5. CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable.



READ (BC4) Fixed to WRITE (BC4) Fixed with 2tCK Preamble in Same or Different Bank Group

### Note:

- 1. BC = 4, RL = 11 (CL = 11, AL = 0), Read Preamble = 2tCK, WL = 10 (CWL = 9+1\*5, AL = 0), Write Preamble = 2tCK
- 2. DOUT n = data-out from column n, DIN b = data-in to column b.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BC4(Fixed) setting activated by MR0[A1:A0 = 1:0].
- 5. When operating in 2tCK Write Preamble Mode, CWL must be programmed to a value at least 1 clock greater than the lowest CWL setting.
- 6. CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable.

Publication Date: Sep. 2022 Revision: 1.0 129/294





READ (BL8) to READ (BC4) OTF with 1tCK Preamble in Different Bank Group

- 1. BL = 8, AL =0, CL = 11 ,Preamble = 1tCK
- 2. DOUT n (or b) = data-out from column n (or column b).
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- BL8 setting activated by MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T0 BC4 setting activated by MR0[A1:A0 = 0:1] and A12 = 0 during READ command at T4.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable.



READ (BL8) to READ (BC4) OTF with 2tCK Preamble in Different Bank Group

#### Note:

- 1. BL = 8, AL =0, CL = 11, Preamble = 2tCK
- 2. DOUT n (or b) = data-out from column n (or column b).
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BL8 setting activated by MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T0. BC4 setting activated by MR0[A1:A0 = 0:1] and A12 = 0 during READ command at T4.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable.

Publication Date: Sep. 2022 Revision: 1.0 130/294





READ (BC4) to READ (BL8) OTF with 1tCK Preamble in Different Bank Group

- 1. BL = 8, AL =0, CL = 11 ,Preamble = 1tCK
- 2. DOUT n (or b) = data-out from column n (or column b).
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BC4 setting activated by MR0[A1:A0 = 0:1] and A12 = 0 during READ command at T0. BL8 setting activated by MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T4.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable.



READ (BC4) to READ (BL8) OTF with 2tCK Preamble in Different Bank Group

# Note:

- 1. BL = 8, AL =0, CL = 11 ,Preamble = 2tCK
- 2. DOUT n (or b) = data-out from column n (or column b).
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BC4 setting activated by MR0[A1:A0 = 0:1] and A12 = 0 during READ command at T0. BL8 setting activated by MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T4.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable.

Publication Date: Sep. 2022 Revision: 1.0 131/294





READ (BC4) to WRITE (BL8) OTF with 1tCK Preamble in Same or Different Bank Group

- 1. BC = 4, RL = 11(CL = 11, AL = 0), Read Preamble = 1tCK, WL=9(CWL=9,AL=0), Write Preamble = 1tCK
- 2. DOUT n = data-out from column n, DIN b = data-in to column b.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BC4 setting activated by MR0[A1:A0 = 0:1] and A12 = 0 during READ command at T0. BL8 setting activated by MR0[A1:A0 = 0:1] and A12 = 1 during WRITE command at T6.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable.



READ (BC4) to WRITE (BL8) OTF with 2tCK Preamble in Same or Different Bank Group

### Note:

- 1. BC = 4, RL = 11 (CL = 11, AL = 0), Read Preamble = 2tCK, WL = 10 (CWL = 9+1\*5, AL = 0), Write Preamble = 2tCK
- 2. DOUT n = data-out from column n, DIN b = data-in to column b.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BC4 setting activated by MR0[A1:A0 = 0:1] and A12 = 0 during READ command at T0. BL8 setting activated by MR0[A1:A0 = 0:1] and A12 = 1 during WRITE command at T6.
- 5. When operating in 2tCK Write Preamble Mode, CWL must be programmed to a value at least 1 clock greater than the lowest CWL setting.
- 6. CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable.

Publication Date: Sep. 2022 Revision: 1.0 132/294





READ (BL8) to WRITE (BC4) OTF with 1tCK Preamble in Same or Different Bank Group

- 1. BL = 8, RL = 11(CL = 11, AL = 0), Read Preamble = 1tCK, WL=9(CWL=9,AL=0), Write Preamble = 1tCK
- 2. DOUT n = data-out from column n, DIN b = data-in to column b.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BL8 setting activated by MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T0. BC4 setting activated by MR0[A1:A0 = 0:1] and A12 = 0 during WRITE command at T8.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable.



READ (BL8) to WRITE (BC4) OTF with 2tCK Preamble in Same or Different Bank Group

# Note:

- 1. BL = 8, RL = 11 (CL = 11, AL = 0), Read Preamble = 2tCK, WL = 10 (CWL = 9+1\*5, AL = 0), Write Preamble = 2tCK
- 2. DOUT n = data-out from column n, DIN b = data-in to column b.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- BL8 setting activated by MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T0.
   BC4 setting activated by MR0[A1:A0 = 0:1] and A12 = 0 during WRITE command at T8.
- 5. When operating in 2tCK Write Preamble Mode, CWL must be programmed to a value at least 1 clock greater than the lowest CWL setting.
- 6. CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable.

Publication Date: Sep. 2022 Revision: 1.0 133/294



# **Burst Read Operation followed by a Precharge**

The minimum external Read command to Precharge command spacing to the same bank is equal to AL + tRTP with tRTP being the Internal Read Command to Precharge Command Delay. Note that the minimum ACT to PRE timing, tRAS, must be satisfied as well.

The minimum value for the Internal Read Command to Precharge Command Delay is given by tRTP.min, A new bank active command may be issued to the same bank if the following two conditions are satisfied simultaneously:

- 1. The minimum RAS precharge time (tRP.MIN) has been satisfied from the clock at which the precharge begins.
- 2. The minimum RAS cycle time (tRC.MIN) from the previous bank activation has been satisfied.

Examples of Read commands followed by Precharge are show in READ to PRECHARGE with 1tCK Preamble figure to READ to PRECHARGE with Additive Latency and 1tCK Preamble figure.



# **READ to PRECHARGE with 1tCK Preamble**

### Note:

- 1. BL = 8, RL = 11 (CL = 11, AL = 0), Preamble = 1tCK, tRTP = 6, tRP = 11
- 2. DOUT n = data-out from column n.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. The example assumes tRAS. MIN is satisfied at Precharge command time(T7) and that tRC. MIN is satisfied at the next Active command time(T18).
- 5. CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable.





## **READ to PRECHARGE with 2tCK Preamble**

## Note:

- 1. BL = 8, RL = 11 (CL = 11, AL = 0), Preamble = 2tCK, tRTP = 6, tRP = 11
- 2. DOUT n = data-out from column n.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. The example assumes tRAS. MIN is satisfied at Precharge command time(T7) and that tRC. MIN is satisfied at the next Active command time(T18).
- 5. CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable.



# READ to PRECHARGE with Additive Latency and 1tCK Preamble

#### Note:

- 1. BL = 8, RL = 20 (CL = 11, AL = CL-2), Preamble = 1tCK, tRTP = 6, tRP = 11
- 2. DOUT n = data-out from column n.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. The example assumes tRAS. MIN is satisfied at Precharge command time(T16) and that tRC. MIN is satisfied at the next Active command time(T27).
- 5. CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable.

Publication Date: Sep. 2022 Revision: 1.0 135/294





# **READ with Auto Precharge and 1tCK Preamble**

#### Note:

- 1. BL = 8, RL = 11 (CL = 11, AL = 0), Preamble = 1tCK, tRTP = 6, tRP = 11
- 2. DOUT n = data-out from column n.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. tRTP = 6 setting activated by MR0[A11:9 = 001]
- 5. The example assumes tRC. MIN is satisfied at the next Active command time(T18).
- 6. CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable.



READ with Auto Precharge, Additive Latency and 1tCK Preamble

### Note:

- 1. BL = 8, RL = 20 (CL = 11, AL = CL- 2), Preamble = 1tCK, tRTP = 6, tRP = 11
- 2. DOUT n = data-out from column n.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. tRTP = 6 setting activated by MR0[A11:9 = 001]
- 5. The example assumes tRC. MIN is satisfied at the next Active command time(T27).
- 6. CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable.

Publication Date: Sep. 2022 Revision: 1.0 136/294





Consecutive READ (BL8) with 1tCK Preamble and DBI in Different Bank Group

- 1. BL = 8, AL = 0, CL = 11, Preamble = 1tCK, tDBI = 2tCK
- 2. DOUT n (or b) = data-out from column n (or column b).
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BL8 setting activated by either MR0[A1:A0 = 00] or MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T0 and T4.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Enable.



Consecutive READ (BL8) with 1tCK Preamble and CA Parity in Different Bank Group

### Note:

- 1. BL = 8, AL = 0, CL = 11, PL = 4, (RL = CL + AL + PL = 15), Preamble = 1tCK
- 2. DOUT n (or b) = data-out from column n (or column b).
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T0 and T4.
- 5. CA Parity = Enable, CS to CA Latency = Disable, Read DBI = Disable.

Publication Date: Sep. 2022 Revision: 1.0 137/294





# READ (BL8) to WRITE (BL8) with 1tCK Preamble and CA parity in Same or Different Bank Group

#### Note:

- 1. BL = 8, AL = 0, CL = 11, PL = 4, (RL = CL + AL + PL = 15), Read Preamble = 1tCK, CWL=9, AL=0, PL=4, (WL=CWL+AL+PL=13), Write Preamble = 1tCK
- 2. DOUT n = data-out from column n, DIN b = data-in to column b.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T0 and Write command at T8.
- 5. CA Parity = Enable, CS to CA Latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable.

Publication Date: Sep. 2022 Revision: 1.0 138/294





READ (BL8) to WRITE (BL8 or BC4:OTF) with 1tCK Preamble and Write CRC in Same or Different Bank Group

- 1. BL = 8 (or BC = 4 : OTF for Write), RL = 11 (CL = 11, AL = 0), Read Preamble = 1tCK, WL=9 (CWL=9, AL=0), Write Preamble = 1tCK
- 2. DOUT n = data-out from column n. DIN b = data-in to column b.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T0 and Write command at T8.
- 5. BC4 setting activated by MR0[A1:0 = 01] and A12 = 0 during Write command at T8.
- 6. CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Enable.





READ (BC4:Fixed) to WRITE (BC4:Fixed) with 1tCK Preamble and Write CRC in Same or Different Bank Group

- 1. BC = 4 (Fixed), RL = 11 (CL = 11, AL = 0), Read Preamble = 1tCK, WL=9 (CWL=9, AL=0), Write Preamble = 1tCK
- 2. DOUT n = data-out from column n. DIN b = data-in to column b.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BC4 setting activated by MR0[A1:A0 = 1:0].
- 5. CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Enable



Consecutive READ (BL8) with CAL(3) and 1tCK Preamble in Different Bank Group

# Note:

- 1. BL = 8, AL = 0, CL = 11, CAL = 3, Preamble = 1tCK
- 2. DOUT n (or b) = data-out from column n (or column b).
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T3 and T7.
- 5. CA Parity = Disable, CS to CA Latency = Enable, Read DBI = Disable.
- 6. Enabling of CAL mode does not impact ODT control timings. Users should maintain the same timing relationship relative to the command/address bus as when CAL is disabled.

Publication Date: Sep. 2022 Revision: 1.0 140/294





Consecutive READ (BL8) with CAL(4) and 1tCK Preamble in Different Bank Group

- 1. BL = 8, AL = 0, CL = 11, CAL = 4, Preamble = 1tCK
- 2. DOUT n (or b) = data-out from column n (or column b).
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T4 and T8.
- 5. CA Parity = Disable, CS to CA Latency = Enable, Read DBI = Disable.
- 6. Enabling of CAL mode does not impact ODT control timings. Users should maintain the same timing relationship relative to the command/address bus as when CAL is disabled.

Publication Date: Sep. 2022 Revision: 1.0 141/294



# **Write Timing Parameters**

This drawing is for example only to enumerate the strobe edges that "belong" to a Write burst. No actual timing violations are shown here. For a valid burst all timing parameters for each edge of a burst need to be satisfied (not only for one edge - as shown).



Write Timing Definition and Parameters with 1tCK Preamble

### Note:

- 1. BL8, WL=9 (AL=0, CWL=9)
- 2. DIN n = data-in to column n.
- 3. DES commands are shown for ease of illustration : other commands may be valid at these times.
- 4. BL8 setting activated by either MR0[A1:0=00] or MR0[A1:0=01] and A12=1 during WRITE command at T0.
- 5. tDQSS must be met at each rising clock edge.





Write Timing Definition and Parameters with 2tCK Preamble

- 1. BL8, WL=10 (AL=0, CWL=10)
- 2. DIN n = data-in to column n.
- 3. DES commands are shown for ease of illustration: other commands may be valid at these times.
- 4. BL8 setting activated by either MR0[A1:0=00] or MR0[A1:0=01] and A12=1 during WRITE command at T0.
- 5. tDQSS must be met at each rising clock edge.

#### **Write Data Mask**

One write data mask (DM\_n) pin for each 8 data bits (DQ) will be supported on DDR4 SDRAMs, consistent with the implementation on DDR3 SDRAMs. It has identical timings on write operations as the data bits as shown in Write Timing Definition and Parameters with 1tCK Preamble figure and Write Timing Definition and Parameters with 2tCK Preamble figure, and though used in a unidirectional manner, is internally loaded identically to data bits to ensure matched system timing. DM\_n is not used during read cycles for any bit organizations including x4, x8, and x16, however, DM\_n of x8 bit organization can be used as TDQS\_t during write cycles if enabled by the MR1[A11] setting and x8 /x16 organization as DBI\_n during write cycles if enabled by the MR5[A11] setting. See "TDQS\_t, TDQS\_c" on page TBD for more details on TDQS vs. DM\_n operations and DBI\_n on page TBD for more detail on DBI\_n vs. DM\_n operations.

Elite Semiconductor Microelectronics Technology Inc
Publication Date: Sep. 2022
Revision: 1.0 143/294



# tWPRE Calculation

The method for calculating differential pulse widths for tWPRE is shown in Method for calculating tWPRE transitions and endpoints figure.



Method for calculating tWPRE transitions and endpoints

# **Reference Voltage for tWPRE Timing Measurements**

| Measured Parameter                       | Measured Parameter Symbol | Vsw1[V]           | Vsw2[V]           | Note |
|------------------------------------------|---------------------------|-------------------|-------------------|------|
| DQS_t, DQS_c differential WRITE Preamble | tWPRE                     | VIHDiff_DQS x 0.1 | VIHDiff_DQS x 0.9 |      |

The method for calculating differential pulse widths for tWPRE2 is same as tWPRE.



### tWPST Calculation

The method for calculating differential pulse widths for tWPST is shown in Method for calculating tWPST transitions and endpoints figure.



Method for calculating tWPST transitions and endpoints

## **Reference Voltage for tWPST Timing Measurements**

| Measured Parameter                       | Measured Parameter Symbol | Vsw1[V]           | Vsw2[V]           | Note |  |
|------------------------------------------|---------------------------|-------------------|-------------------|------|--|
| DQS_t, DQS_c differential WRITE Preamble | tWPST                     | VIHDiff_DQS x 0.9 | VIHDiff_DQS x 0.1 |      |  |



# **Timing Parameters by Speed Grade**

| Parameter                                                          | Symbol    | DDR4-2666/3200 |      |          |      |
|--------------------------------------------------------------------|-----------|----------------|------|----------|------|
| Parameter                                                          | Symbol    | Min            | Max  | Unit     | Note |
| DQS_t, DQS_c differential WRITE Preamble (1tCK Preamble)           | tWPRE     | 0.9            | -    | tCK(avg) |      |
| DQS_t, DQS_c differential WRITE Preamble (2tCK Preamble)           | tWPRE2    | -              | -    | tCK(avg) |      |
| DQS_t, DQS_c differential WRITE Postamble                          | tWPST     | 0.33           | -    | tCK(avg) |      |
| DQS_t, DQS_c differential input low pulse width                    | tDQSL     | 0.46           | 0.54 | tCK(avg) |      |
| DQS_t, DQS_c differential input high pulse width                   | tDQSH     | 0.46           | 0.54 | tCK(avg) |      |
| DQS_t, DQS_c differential input high pulse width at 2tCK Preamble  | tDQSH2PRE | -              | -    | tCK(avg) |      |
| DQS_t, DQS_c rising edge to CK_t, CK_c rising edge (1tCK Preamble) | tDQSS     | -0.27          | 0.27 | tCK(avg) |      |
| DQS_t, DQS_c rising edge to CK_t, CK_c rising edge (2tCK Preamble) | tDQSS2    | -0.50          | 0.50 | tCK(avg) |      |
| DQS_t, DQS_c falling edge setup time to CK_t, CK_c rising edge     | tDSS      | 0.18           | -    | tCK(avg) |      |
| DQS_t, DQS_c falling edge hold time from CK_t, CK_c rising edge    | tDSH      | 0.18           | -    | tCK(avg) |      |

Publication Date: Sep. 2022 Revision: 1.0 146/294



## **Write Burst Operation**

The following write timing diagram is to help understanding of each write parameter's meaning and just examples. The details of the definition of each parameter will be defined separately.

In these write timing diagram, CK and DQS are shown aligned and also DQS and DQ are shown center aligned for illustration purpose.



WRITE Burst Operation WL = 9 (AL = 0, CWL = 9, BL8)

#### Note:

- 1. BL = 8, WL = 9, AL = 0, CWL = 9, Preamble = 1tCK
- 2. DIN n = data-in to column n.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during WRITE command at T0.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Write DBI = Disable.



WRITE Burst Operation WL = 19 (AL = 10, CWL = 9, BL8)

#### Note:

- 1. BL = 8, WL = 19, AL = 10 (CL-1), CWL = 9, Preamble = 1tCK
- 2. DIN n = data-in to column n.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during WRITE command at T0.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Write DBI = Disable.

Publication Date: Sep. 2022 Revision: 1.0 147/294





# Consecutive WRITE (BL8) with 1tCK Preamble in Different Bank Group

#### Note:

- 1. BL = 8, AL = 0, CWL = 9, Preamble = 1tCK
- 2. DIN n (or b) = data-in to column n (or column b).
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during WRITE command at T0 and 4. T4.
- 5. C/A Parity = Disable, CS to C/A Latency = Disable, Write DBI = Disable.
- The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the 6. last write data shown at T17.



### Consecutive WRITE (BL8) with 2tCK Preamble in Different Bank Group

### Note:

- BL = 8, AL = 0, CWL = 9 + 1 = 107, Preamble = 2tCK 1.
- DIN n (or b) = data-in to column n (or column b). 2.
- DES commands are shown for ease of illustration; other commands may be valid at these times. 3.
- 4. BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during WRITE command at T0 and T4.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Write DBI = Disable.
- The write recovery time(tWR) and write timing parameter(tWTR) are referenced from the first rising clock edge after the 6. last write data shown at T18.
- 7. When operating in 2tCK Write Preamble Mode, CWL must be programmed to a value at least 1 clock greater than the lowest CWL setting supported in the applicable tCK range. That means CWL = 9 is not allowed when operating in 2tCK Write Preamble Mode.

Publication Date: Sep. 2022 Revision: 1.0 148/294





## Nonconsecutive WRITE (BL8) with 1tCK Preamble in Same or Different Bank Group

#### Note:

- 1. BL = 8, AL = 0, CWL = 9, Preamble = 1tCK, tCCD\_S/L = 5
- 2. DIN n (or b) = data-in to column n (or column b).
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during WRITE command at T0 and T5.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Write DBI = Disable.
- 6. The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T18.



## Nonconsecutive WRITE (BL8) with 2tCK Preamble in Same or Different Bank Group

### Note:

- 1. BL = 8, AL = 0, CWL = 9 + 1 = 108, Preamble = 2tCK,  $tCCD_S/L = 6$
- 2. DIN n (or b) = data-in to column n (or column b).
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during WRITE command at T0 and T6.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Write DBI = Disable.
- 6. tCCD S/L=5 isn't allowed in 2tCK preamble mode.
- 7. The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T20.
- 8. When operating in 2tCK Write Preamble Mode, CWL must be programmed to a value at least 1 clock greater than the lowest CWL setting supported in the applicable tCK range. That means CWL = 9 is not allowed when operating in 2tCK Write Preamble Mode.

Publication Date: Sep. 2022 Revision: 1.0 149/294





WRITE (BC4) OTF to WRITE (BC4) OTF with 1tCK Preamble in Different Bank Group

- 1. BC = 4, AL = 0, CWL = 9, Preamble = 1tCK
- 2. DIN n (or b) = data-in to column n( or column b).
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BC4 setting activated by MR0[A1:A0 = 0:1] and A12 = 0 during WRITE command at T0 and T4.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Write DBI = Disable.
- 6. The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T17.



## WRITE (BC4) OTF to WRITE (BC4) OTF with 2tCK Preamble in Different Bank Group

#### Note:

- 1. BC = 4, AL = 0, CWL = 9 + 1 = 107, Preamble = 2tCK
- 2. DIN n (or b) = data-in to column n( or column b).
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BC4 setting activated by MR0[A1:A0 = 0:1] and A12 = 0 during WRITE command at T0 and T4.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Write DBI = Disable.
- 6. The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T18.
- 7. When operating in 2tCK Write Preamble Mode, CWL must be programmed to a value at least 1 clock greater than the lowest CWL setting supported in the applicable tCK range. That means CWL = 9 is not allowed when operating in 2tCK Write Preamble Mode.

Publication Date: Sep. 2022 Revision: 1.0 150/294





WRITE (BC4) Fixed to WRITE (BC4) Fixed with 1tCK Preamble in Different Bank Group

- 1. BC = 4, AL = 0, CWL = 9, Preamble = 1tCK
- 2. DIN n (or b) = data-in to column n (or column b).
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BC4 setting activated by MR0[A1:A0 = 1:0].
- 5. CA Parity = Disable, CS to CA Latency = Disable, Write DBI = Disable.
- 6. The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T15.



WRITE (BL8) to READ (BL8) with 1tCK Preamble in Different Bank Group

#### Note:

- 1. BC = 4, AL = 0, CWL = 9, CL = 11, Preamble = 1tCK
- 2. DIN n = data-in to column n(or column b). DOUT b = data-out from column b.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during WRITE command at T0 and READ command at T15.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Write DBI = Disable.
- 6. The write timing parameter (tWTR\_S) are referenced from the first rising clock edge after the last write data shown at T13. When AL is non-zero, the external read command at T15 can be pulled in by AL.

nc Publication Date : Sep. 2022 Revision : 1.0 151/294





WRITE (BL8) to READ (BL8) with 1tCK Preamble in Same Bank Group

- 1. BL = 8, AL = 0, CWL = 9, CL = 11, Preamble = 1tCK
- 2. DIN n = data-in to column n (or column b). DOUT b = data-out from column b.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during WRITE command at T0 and READ command at T17.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Write DBI = Disable.
- 6. The write timing parameter (tWTR\_L) are referenced from the first rising clock edge after the last write data shown at T13. When AL is non-zero, the external read command at T17 can be pulled in by AL.



## WRITE (BC4) OTF to READ (BC4) OTF with 1tCK Preamble in Different Bank Group

#### Note:

- 1. BC = 4, AL = 0, CWL = 9, CL = 11, Preamble = 1tCK
- 2. DIN n = data-in to column n (or column b). DOUT b = data-out from column b.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BC4 setting activated by MR0[A1:A0 = 0:1] and A12 = 0 during WRITE command at T0 and READ command at T15.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Write DBI = Disable.
- 6. The write timing parameter (tWTR\_S) are referenced from the first rising clock edge after the last write data shown at T13. When AL is non-zero, the external read command at T15 can be pulled in by AL.

Publication Date: Sep. 2022 Revision: 1.0 152/294





WRITE (BC4) OTF to READ (BC4) OTF with 1tCK Preamble in Same Bank Group

- 1. BC = 4, AL = 0, CWL = 9, CL = 11, Preamble = 1tCK
- 2. DIN n = data-in to column n (or column b). DOUT b = data-out from column b.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BC4 setting activated by MR0[A1:A0 = 0:1] and A12 = 0 during WRITE command at T0 and READ command at T17.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Write DBI = Disable.
- 6. The write timing parameter (tWTR\_L) are referenced from the first rising clock edge after the last write data shown at T13. When AL is non-zero, the external read command at T17 can be pulled in by AL.



WRITE (BC4) Fixed to READ (BC4) Fixed with 1tCK Preamble in Different Bank Group

### Note:

- 1. BC = 4, AL = 0, CWL = 9, CL = 11, Preamble = 1tCK
- 2. DIN n = data-in to column n (or column b). DOUT b = data-out from column b.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BC4 setting activated by MR0[A1:A0 = 1:0].
- 5. CA Parity = Disable, CS to CA Latency = Disable, Write DBI = Disable.
- 6. The write timing parameter (tWTR\_S) are referenced from the first rising clock edge after the last write data shown at T11. When AL is non-zero, the external read command at T13 can be pulled in by AL.

Publication Date: Sep. 2022 Revision: 1.0 153/294





WRITE (BC4) Fixed to READ (BC4) Fixed with 1tCK Preamble in Same Bank Group

- 1. BC = 4, AL = 0, CWL = 9, CL = 11, Preamble = 1tCK
- 2. DIN n = data-in to column n (or column b). DOUT b = data-out from column b.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BC4 setting activated by MR0[A1:A0 = 1:0].
- 5. CA Parity = Disable, CS to CA Latency = Disable, Write DBI = Disable.
- 6. The write timing parameter (tWTR\_L) are referenced from the first rising clock edge after the last write data shown at T11. When AL is non-zero, the external read command at T15 can be pulled in by AL.



WRITE (BL8) to WRITE (BC4) OTF with 1tCK Preamble in Different Bank Group

### Note:

- 1. BL = 8 / BC = 4, AL = 0, CWL = 9, Preamble = 1tCK
- 2. DIN n (or b) = data-in to column n (or column b).
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- BL8 setting activated by MR0[A1:A0 = 0:1] and A12 =1 during WRITE command at T0.
   BC4 setting activated by MR0[A1:A0 = 0:1] and A12 =0 during WRITE command at T4.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Write DBI = Disable.
- 6. The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T17

Publication Date: Sep. 2022 Revision: 1.0 154/294





# WRITE (BC4) OTF to WRITE (BL8) with 1tCK Preamble in Different Bank Group

#### Note:

- 1. BL = 8 / BC = 4, AL = 0, CWL = 9, Preamble = 1tCK
- 2. DIN n (or b) = data-in to column n (or column b).
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BC4 setting activated by MR0[A1:A0 = 0:1] and A12 =0 during WRITE command at T0. BL8 setting activated by MR0[A1:A0 = 0:1] and A12 =1 during WRITE command at T4.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Write DBI = Disable.
- 6. The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T17



## WRITE (BL8/BC4) OTF to PRECHARGE Operation with 1tCK Preamble

#### Note:

- 1. BL = 8 / BC = 4, AL = 0, CWL = 9, Preamble = 1tCK, tWR = 12
- 2. DIN n = data-in to column n.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BC4 setting activated by MR0[A1:A0 = 0:1] and A12 =0 during WRITE command at T0. BL8 setting activated by MR0[A1:A0 = 0:0] or MR0[A1:0 = 01] and A12 =1 during WRITE command at T0.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Write DBI = Disable.
- 6. The write recovery time (tWR) is referenced from the first rising clock edge after the last write data shown at T13. tWR specifies the last burst write cycle until the precharge command can be issued to the same bank.

Publication Date: Sep. 2022 Revision: 1.0 155/294





## WRITE (BC4) Fixed to PRECHARGE Operation with 1tCK Preamble

#### Note:

- 1. BC = 4, AL = 0, CWL = 9, Preamble = 1tCK, tWR = 12
- 2. DIN n = data-in to column n.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- BC4 setting activated by MR0[A1:A0 = 1:0].
- 5. CA Parity = Disable, CS to CA Latency = Disable, Write DBI = Disable.
- 6. The write recovery time (tWR) is referenced from the first rising clock edge after the last write data shown at T11. tWR specifies the last burst write cycle until the precharge command can be issued to the same bank.



### WRITE (BL8/BC4) OTF with Auto PRECHARGE Operation and 1tCK Preamble

#### Note:

- 1. BL = 8 / BC = 4, AL = 0, CWL = 9, Preamble = 1tCK, WR = 12
- 2. DIN n = data-in to column n.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- BC4 setting activated by MR0[A1:A0 = 0:1] and A12 =0 during WRITE command at T0.
   BL8 setting activated by either MR0[A1:0 = 00] or MR0[A1:0 = 01] and A12 =1 during WRITE command at T0.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Write DBI = Disable.
- 6. The write recovery time (WR) is referenced from the first rising clock edge after the last write data shown at T13. WR specifies the last burst write cycle until the precharge command can be issued to the same bank.

Elite Semiconductor Microelectronics Technology Inc

Publication Date: Sep. 2022

Revision: 1.0 156/294





## WRITE (BC4) Fixed with Auto PRECHARGE Operation and 1tCK Preamble

#### Note:

- 1. BC = 4, AL = 0, CWL = 9, Preamble = 1tCK, WR = 12
- 2. DIN n = data-in to column n.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BC4 setting activated by MR0[A1:A0 = 1:0].
- 5. CA Parity = Disable, CS to CA Latency = Disable, Write DBI = Disable.
- 6. The write recovery time (tWR) is referenced from the first rising clock edge after the last write data shown at T11. WR specifies the last burst write cycle until the precharge command can be issued to the same bank.



## WRITE (BL8/BC4) OTF with 1tCK Preamble and DBI

### Note:

- 1. BL = 8 / BC = 4, AL = 0, CWL = 9, Preamble = 1tCK
- 2. DIN n = data-in to column n.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BC4 setting activated by MR0[A1:A0 = 0:1] and A12 =0 during WRITE command at T0. BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 =1 during WRITE command at T0.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Write DBI = Enable, CRC = Disable.
- The write recovery time (tWR\_DBI) and write timing parameter (tWTR\_DBI) are referenced from the first rising clock edge after the last write data shown at T13.

Elite Semiconductor Microelectronics Technology Inc

Publication Date: Sep. 2022 Revision: 1.0 157/294





## WRITE (BC4) Fixed with 1tCK Preamble and DBI

### Note:

- 1. BC = 4, AL = 0, CWL = 9, Preamble = 1tCK
- 2. DIN n = data-in to column n.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BC4 setting activated by MR0[A1:A0 = 1:0].
- 5. CA Parity = Disable, CS to CA Latency = Disable, Write DBI = Enable, CRC = Disable.
- 6. he write recovery time (tWR\_DBI) and write timing parameter (tWTR\_DBI) are referenced from the first rising clock edge after the last write data shown at T11.



Consecutive WRITE (BL8) with 1tCK Preamble and CA Parity in Different Bank Group

## Note:

- 1. BL = 8, AL = 0, CWL = 9, PL = 4, Preamble = 1tCK
- 2. DIN n (or b) = data-in to column n(or column b).
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during WRITE command at T0 and T4.
- 5. CA Parity = Enable, CS to CA Latency = Disable, Write DBI = Disable.
- 6. The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T21.

Publication Date: Sep. 2022 Revision: 1.0 158/294





# Consecutive WRITE (BL8/BC4) OTF with 1tCK Preamble and Write CRC in Same or Different Bank Group

#### Note:

- 1. BL = 8/BC = 4, AL = 0, CWL = 9, Preamble = 1tCK, tCCD\_S/L = 5
- 2. DIN n (or b) = data-in to column n (or column b).
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BL8 setting activated by either MR0[A1:0 = 00] or MR0[A1:0 = 01] and A12 = 1 during WRITE command at T0 and T5.
- 5. BC4 setting activated by MR0[A1:A0 = 0:1] and A12 = 0 during WRITE command at T0 and T5.
- 6. C/A Parity = Disable, CS to C/A Latency = Disable, Write DBI = Disable, Write CRC = Enable.
- 7. The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T18

Publication Date: Sep. 2022 Revision: 1.0 159/294





Consecutive WRITE (BC4) Fixed with 1tCK Preamble and Write CRC in Same or Different Bank Group

- 1. BL = 8, AL = 0, CWL = 9, Preamble = 1tCK, tCCD\_S/L = 5
- 2. DIN n (or b) = data-in to column n(or column b).
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BC4 setting activated by MR0[A1:A0 = 1:0] at T0 and T5.
- 5. CA Parity = Disable, CS to CA Latency = Disable, Write DBI = Disable, Write CRC = Enable.
- 6. The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T16.

Publication Date: Sep. 2022 Revision: 1.0 160/294





### Nonconsecutive WRITE (BL8/BC4) OTF with 1tCK Preamble and Write CRC in Same or Different Bank Group

#### Note:

- 1. BL = 8, AL = 0, CWL = 9, Preamble = 1tCK, tCCD\_S/L = 6
- 2. DIN n (or b) = data-in to column n(or column b).
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BL8 setting activated by either MR0[A1A:0 = 0:0] or MR0[A1A:0 = 0:1] and A12 =1 during WRITE command at T0 and T6.
- 5. BC4 setting activated by MR0[A1:A0 = 0:1] and A12 =0 during WRITE command at T0 and T6.
- 6. CA Parity = Disable, CS to CA Latency = Disable, Write DBI = Disable, Write CRC = Enable.
- 7. The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T19.

Publication Date: Sep. 2022 Revision: 1.0 161/294





## Nonconsecutive WRITE (BL8/BC4) OTF with 2tCK Preamble and Write CRC in Same or Different Bank Group

#### Note:

- 1. BL = 8, AL = 0, CWL = 9 + 1 = 109, Preamble = 2tCK, tCCD\_S/L = 7
- 2. DIN n (or b) = data-in to column n (or column b).
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 =1 during WRITE command at T0 and T7.
- 5. BC4 setting activated by MR0[A1:A0 = 0:1] and A12 =0 during WRITE command at T0 and T7.
- 6. CA Parity = Disable, CS to CA Latency = Disable, Write DBI = Disable, Write CRC = Enable.
- 7. tCCD S/L = 6 isn't allowed in 2tCK preamble mode.
- 8. The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T21.
- 9. When operating in 2tCK Write Preamble Mode, CWL must be programmed to a value at least 1 clock greater than the lowest CWL setting supported in the applicable tCK range. That means CWL = 9 is not allowed when operating in 2tCK Write Preamble Mode

Publication Date: Sep. 2022 Revision: 1.0 162/294





## WRITE (BL8/BC4) OTF/Fixed with 1tCK Preamble and Write CRC and DM in Same or Different Bank Group

## Note:

- 1. BL = 8 / BC = 4, AL = 0, CWL = 9, Preamble = 1tCK
- 2. DIN n = data-in to column n.
- 3. DES commands are shown for ease of illustration; other commands may be valid at these times.
- 4. BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during WRITE command at T0.
- 5. BC4 setting activated by either MR0[A1:A0 = 1:0] or MR0[A1:A0 = 0:1] and A12 = 0 during READ command at T0.
- 6. CA Parity = Disable, CS to CA Latency = Disable, Write DBI = Disable, Write CRC = Enable, DM = Enable.
- 7. The write recovery time (tWR\_CRC\_ DM) and write timing parameter (tWR\_S\_CRC\_ DM/tWR\_L\_CRC\_ DM) are referenced from the first rising clock edge after the last write data shown at T13.

Publication Date: Sep. 2022 Revision: 1.0 163/294



## **Read and Write Command Interval**

# **Minimum Read and Write Command Timings**

| Bank Group | Timing Parameter         | DDR4-2666/3200                     | Units | note |
|------------|--------------------------|------------------------------------|-------|------|
| an ma      | Minimum Read to Write    | CL - CWL + RBL / 2 + 1 tCK + tWPRE |       | 1, 2 |
| same       | Minimum Read after Write | CWL + WBL / 2 + tWTR_L             |       | 1, 3 |
| different  | Minimum Read to Write    | CL - CWL + RBL / 2 + 1 tCK + tWPRE |       | 1, 2 |
| dillerent  | Minimum Read after Write | CWL + WBL / 2 + tWTR_S             |       | 1, 3 |

### Note:

These timings require extended calibrations times tZQinit and tZQCS. RBL : Read burst length associated with Read command 1.

2.

RBL = 8 for fixed 8 and on-the-fly mode 8

RBL = 4 for fixed BC4 and on-the-fly mode BC4

WBL: Write burst length associated with Write command

WBL = 8 for fixed 8 and on-the-fly mode 8 or BC4

WBL = 4 for fixed BC4 only

Publication Date: Sep. 2022 Revision: 1.0 164/294



# **Write Timing Violations**

### Motivation

Generally, if Write timing parameters are violated, a complete reset/initialization procedure has to be initiated to make sure that the DRAM works properly. However, it is desirable, for certain violations as specified below, the DRAM is guaranteed to not "hang up," and that errors are limited to that particular operation.

For the following, it will be assumed that there are no timing violations with regards to the Write command itself (including ODT, etc.) and that it does satisfy all timing requirements not mentioned below.

## **Data Setup and Hold Offset Violations**

Should the data to strobe timing requirements (Tdqs\_off, Tdqh\_off, Tdqs\_dd\_off, Tdqh\_dd\_off) be violated, for any of the strobe edges associated with a write burst, then wrong data might be written to the memory locations addressed with this WRITE command. In the example (Figure), the relevant strobe edges for write burst A are associated with the clock edges: T9, T9.5, T10, T10.5, T11, T11.5, T12, T12.5.

Subsequent reads from that location might results in unpredictable read data, however the DRAM will work properly otherwise.

## Strobe and Strobe to Clock Timing Violations

Should the strobe timing requirements (tDQSH, tDQSL, tWPRE, tWPST) or the strobe to clock timing requirements (tDSS, tDSH, tDQSS) be violated for any of the strobe edges associated with a Write burst, then wrong data might be written to the memory location addressed with the offending WRITE command. Subsequent reads from that location might result in unpredictable read data, however the DRAM will work properly otherwise with the following constraints:

- (1) Both Write CRC and data burst OTF are disabled; timing specifications other than tDQSH, tDQSL, tWPRE, tWPST, tDSS, tDSH, tDQSS are not violated.
- (2) The offending write strobe (and preamble) arrive no earlier or later than six DQS transition edges from the Write-Latency position.
- (3) A Read command following an offending Write command from any open bank is allowed.
- (4) One or more subsequent WR or a subsequent WRA {to same bank as offending WR} may be issued tCCD\_L later but incorrect data could be written; subsequent WR and WRA can be either offending or non-offending Writes. Reads from these Writes may provide incorrect data.
- (5) One or more subsequent WR or a subsequent WRA {to a different bank group} may be issued tCCD\_S later but incorrect data could be written; subsequent WR and WRA can be either offending or non-offending Writes. Reads from these Writes may provide incorrect data.
- (6) Once one or more precharge commands (PRE or PREA) are issued to DDR4 after offending WRITE command and all banks become precharged state (idle state), a subsequent, non-offending WR or WRA to any open bank shall be able to write correct data.

Publication Date: Sep. 2022 Revision: 1.0 165/294



### **Refresh Command**

The Refresh command (REF) is used during normal operation of the DDR4 SDRAMs. This command is non persistent, so it must be issued each time a refresh is required. The DDR4 SDRAM requires Refresh cycles at an average periodic interval of tREFI. When CS\_n, RAS\_n/A16 and CAS\_n/A15 are held Low and WE\_n/A14 and ACT\_n are held High at the rising edge of the clock, the chip enters a Refresh cycle. All banks of the SDRAM must be precharged and idle for a minimum of the precharge time tRP(min) before the Refresh Command can be applied. The refresh addressing is generated by the internal refresh controller. This makes the address bits "Don't Care" during a Refresh command. An internal address counter supplies the addresses during the refresh cycle. No control of the external address bus is required once this cycle has started. When the refresh cycle has completed, all banks of the SDRAM will be in the precharged (idle) state. A delay between the Refresh Command and the next valid command, except DES, must be greater than or equal to the minimum Refresh cycle time tRFC(min) as shown in Refresh Command Timing (Example of 1x Refresh mode) figure. Note that the tRFC timing parameter depends on memory density.

In general, a Refresh command needs to be issued to the DDR4 SDRAM regularly every tREFI interval. To allow for improved efficiency in scheduling and switching between tasks, some flexibility in the absolute refresh interval is provided for postponing and pulling-in refresh command. A maximum of 8 Refresh commands can be postponed when DRAM is in 1X refresh mode and for 2X/4X refresh mode, 16/32 Refresh commands can be postponed respectively during operation of the DDR4 SDRAM, meaning that at no point in time more than a total of 8,16,32 Refresh commands are allowed to be postponed for 1X,2X,4X Refresh mode respectively. In case that 8 Refresh commands are postponed in a row, the resulting maximum interval between the surrounding Refresh commands is limited to 9 x tREFI (see Refresh Command Timing (Example of 1x Refresh mode) figure). In 2X and 4X Refresh mode, it's limited to 17 x tREFI2 and 33 x tREFI4. A maximum of 8 additional Refresh commands can be issued in advance ("pulled in") in 1X refresh mode and for 2X/4X refresh mode, 16/32 Refresh commands can be pulled in respectively, with each one reducing the number of regular Refresh commands required later by one. Note that pulling in more than 8/16/32, depending on Refresh mode, Refresh commands in advance does not further reduce the number of regular Refresh commands required later, so that the resulting maximum interval between two surrounding Refresh commands is limited to 9 x tREFI and 33 x tREFI4 respectively. At any given time, a maximum of 16 REF/32REF 2/64REF 4 commands can be issued within 2 x tREFI/4 x tREFI2/8 x tREFI4.



Refresh Command Timing (Example of 1x Refresh mode)

### Note:

- 1. Only DES commands allowed after Refresh command registered until tRFC(min) expires.
- 2. Time interval between two Refresh commands may be extended to a maximum of 9 X tREFI.





# Postponing Refresh Commands (Example of 1X Refresh mode)



Pulling-in Refresh Commands (Example of 1X Refresh mode)

Publication Date: Sep. 2022 Revision: 1.0 167/294



## **Self refresh Operation**

The Self-Refresh command can be used to retain data in the DDR4 SDRAM, even if the rest of the system is powered down. When in the Self-Refresh mode, the DDR4 SDRAM retains data without external clocking. The DDR4 SDRAM device has a built-in timer to accommodate Self-Refresh operation. The Self-Refresh-Entry (SRE) Command is defined by having CS\_n, RAS\_n/A16, CAS\_n/A15, and CKE held low with WE\_n/A14 and ACT\_n high at the rising edge of the clock.

Before issuing the Self-Refresh-Entry command, the DDR4 SDRAM must be idle with all bank precharge state with tRP satisfied. 'Idle state' is defined as all banks are closed (tRP, tDAL, etc. satisfied), no data bursts are in progress, CKE is high, and all timings from previous operations are satisfied (tMRD, tMOD,tRFC, tZQinit, tZQoper, tZQCS, etc.). Deselect command must be registered on last positive clock edge before issuing Self Refresh Entry command. Once the Self Refresh Entry command is registered, Deselect command must also be registered at the next positive clock edge. Once the Self-Refresh Entry command is registered, CKE must be held low to keep the device in Self-Refresh mode. DRAM automatically disables ODT termination and set Hi-Z as termination state regardless of ODT pin and RTT\_PARK set when it enters in Self-Refresh mode. Upon exiting Self-Refresh, DRAM automatically enables ODT termination and set RTT\_PARK asynchronously during tXSDLL when RTT\_PARK is enabled. During normal operation (DLL on) the DLL is automatically disabled upon entering Self-Refresh and is automatically enabled (including a DLL-Reset) upon exiting Self-Refresh.

When the DDR4 SDRAM has entered Self-Refresh mode, all of the external control signals, except CKE and RESET\_n, are "don't care." For proper Self-Refresh operation, all power supply and reference pins (VDD, VDDQ, VSS, VSSQ, VPP, and VRefCA) must be at valid levels. DRAM internal VrefDQ generator circuitry may remain ON or turned OFF depending on DRAM design. If DRAM internal VrefDQ circuitry is turned OFF in self refresh, when DRAM exits from self refresh state, it ensures that VrefDQ generator circuitry is powered up and stable within tXS period. First Write operation or first Write Leveling Activity may not occur earlier than tXS after exit from Self Refresh. The DRAM initiates a minimum of one Refresh command internally within tCKE period once it enters Self-Refresh mode.

The clock is internally disabled during Self-Refresh Operation to save power. The minimum time that the DDR4 SDRAM must remain in Self-Refresh mode is tCKESR. The user may change the external clock frequency or halt the external clock tCKSRE after Self-Refresh entry is registered, however, the clock must be restarted and stable tCKSRX before the device can exit Self-Refresh operation.

The procedure for exiting Self-Refresh requires a sequence of events. First, the clock must be stable prior to CKE going back HIGH. Once a Self-Refresh Exit command (SRX, combination of CKE going high and Deselect on command bus) is registered, following timing delay must be satisfied:

### 1. Commands that do not require locked DLL:

tXS - ACT, PRE, PREA, REF, SRE, PDE, WR, WRS4, WRS8, WRA, WRAS4, WRAS8

tXSFast - ZQCL, ZQCS, MRS commands. For MRS command, only DRAM CL and WR/RTP register and DLL Reset in MR0, RTT\_NOM register in MR1, CWL and RTT\_WR register in MR2 and geardown mode in MR3, Write and Read Preamble register in MR4, RTT\_PARK register in MR5, tCCD\_L/tDLLK and VrefDQ Training Value in MR6 are allowed to be accessed provided DRAM is not in per DRAM addressability mode. Access to other DRAM mode registers must satisfy tXS timing.

Note that synchronous ODT for write commands (WR, WRS4, WRS8, WRA, WRAS4 and WRAS8) and dynamic ODT controlled by write command require locked DLL.

### 2. Commands that require locked DLL:

tXSDLL - RD, RDS4, RDS8, RDA, RDAS4, RDAS8

Depending on the system environment and the amount of time spent in Self-Refresh, ZQ calibration commands may be required to compensate for the voltage and temperature drift as described in "ZQ Calibration Commands" section. To issue ZQ calibration commands, applicable timing requirements must be satisfied.

CKE must remain HIGH for the entire Self-Refresh exit period tXSDLL for proper operation except for Self-Refresh re-entry. Upon exit from Self-Refresh, the DDR4 SDRAM can be put back into Self-Refresh mode or Power down mode after waiting at least tXS period and issuing one refresh command (refresh period of tRFC). Deselect commands must be registered on each positive clock edge during the Self-Refresh exit interval tXS. Low level of ODT pin must be registered on each positive clock edge during tXSDLL when normal mode ( DLL-on ) is set. Under DLL-off mode, asynchronous ODT function might be allowed.

The use of Self-Refresh mode introduces the possibility that an internally timed refresh event can be missed when CKE is raised for exit from Self-Refresh mode. Upon exit from Self-Refresh, the DDR4 SDRAM requires a minimum of one extra refresh command before it is put back into Self-Refresh Mode.

The exit timing from self-refresh exit to first valid command not requiring a locked DLL is tXS.

The value of tXS is (tRFC+10ns). This delay is to allow for any refreshes started by the DRAM to complete. tRFC continues to grow with higher density devices so tXS will grow as well.

A Bit A9 in MR4 is defined to enable the self refresh abort mode. If the bit is disabled then the controller uses tXS timings.



If the bit is enabled then the DRAM aborts any ongoing refresh and does not increment the refresh counter. The controller can issue a valid command not requiring a locked DLL after a delay of tXS\_abort.

Upon exit from Self-Refresh, the DDR4 SDRAM requires a minimum of one extra refresh command before it is put back into Self-Refresh Mode. This requirement remains the same irrespective of the setting of the MRS bit for self refresh abort.



**Self-Refresh Entry/Exit Timing** 

#### Note:

- 1. Only MRS (limited to those described in the Self-Refresh Operation section). ZQCS or ZQCL command allowed.
- 2. Valid commands not requiring a locked DLL
- 3. Valid commands requiring a locked DLL
- Only DES is allowed during tXS\_ABORT



## Low Power Auto Self Refresh

DDR4 devices support Low Power Auto Self-Refresh (LP ASR) operation at multiple temperatures ranges (See temperature table below). Mode Register MR2 – descriptions.

#### MR2 definitions for Low Power Auto Self-Refresh mode

| A6 | A7 | Self-Refresh Operation Mode                                                                                           |
|----|----|-----------------------------------------------------------------------------------------------------------------------|
| 0  | 0  | Manual Mode – Normal operating temperature range                                                                      |
| 0  | 1  | Manual Mode – Extended operating temperature range                                                                    |
| 1  | 0  | Manual Mode – Lower power mode at a reduced operating temperature range                                               |
| 1  | 1  | ASR Mode – automatically switching between all modes to optimize power for any of the temperature ranges listed above |

## Auto Self Refresh (ASR)

DDR4 DRAM provides an Auto Self-Refresh mode (ASR) for application ease. ASR mode is enabled by setting the above MR2 bits A6=1 and A7=1. The DRAM will manage Self Refresh entry through the supported temperature range of the DRAM. In this mode, the DRAM will change self-refresh rate as the DRAM operating temperature changes, lower at low temperatures and higher at high temperatures.

### **Manual Modes**

If ASR mode is not enabled, the LP ASR Mode Register must be manually programmed to one the three self-refresh operating modes listed above. In this mode, the user has the flexibility to select a fixed self-refresh operating mode at the entry of the self-refresh according to their system memory temperature conditions. The user is responsible to maintain the required memory temperature condition for the mode selected during the self-refresh operation. The user may change the selected mode after exiting from self refresh and before the next self-refresh entry. If the temperature condition is exceeded for the mode selected, there is risk to data retention resulting in loss of data.

Publication Date: Sep. 2022 Revision: 1.0 170/294



## **Self Refresh Function table**

| MR2-<br>A6 | MR2-<br>A7 | LP ASR<br>Mode                   | Self Refresh Operation                                                                                                                                                                                                     | Allowed Operating Temperature Range for Self Refresh Mode (all reference to DRAM Tcase) |
|------------|------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| 0          | 0          | Normal                           | Fixed normal self-Refresh rate to maintain data retention for the normal operating temperature. User is required to ensure 85°C DRAM Tcasemax is not exceeded to avoid any risk of data loss.                              | (0°C to 85°C)                                                                           |
| 0          | 1          | Extended<br>Temperature<br>range | Fixed high self-Refresh rate to optimize data retention to support the extended temperature range                                                                                                                          | (0°C to 95°C)                                                                           |
| 1          | 0          | Reduced<br>Temperature<br>range  | Variable or fixed self-Refresh rate or any other DRAM power consumption reduction control for the reduced temperature range. User is required to ensure 45°C DRAM Tcasemax is not exceeded to avoid any risk of data loss. | (0°C to 45°C)                                                                           |
| 1          | 1          | Auto Self<br>Refresh             | ASR Mode Enabled. Self-Refresh power consumption and data retention are optimized for any given operating temperature conditions                                                                                           | All of the above                                                                        |

Publication Date: Sep. 2022 Revision: 1.0 171/294



# Self Refresh Exit with No Operation command

Self Refresh Exit with No Operation command (NOP) allows for a common command/address bus between active DRAM and DRAM in Max Power Saving Mode. Self Refresh Mode may exit with No Operation commands (NOP) provided:

- (1) The DRAM entered Self Refresh Mode with CA Parity and CAL disabled.
- (2) tMPX\_S and tMPX\_LH are satisfied.
- (3) NOP commands are only issued during tMPX\_LH window.

No other command is allowed during tMPX\_LH window after SRX command is issued. (See Self Refresh Exit with No Operation command Figure)



Self Refresh Exit with No Operation command

### Note:

- 1. CS\_n = L, ACT\_n = H, RAS\_n/A16 = H, CAS\_n/A15 = H, WE\_n/A14 = H at Tb2 (No Operation command)
- 2. SRX at Tb2 is only allowed when DRAM shared Command/Address bus is under exiting Max Power Saving Mode.
- 3. Valid commands not requiring a locked DLL
- 4. Valid commands requiring a locked DLL
- 5. tXS\_FAST and tXS\_ABORT are not allowed this case.
- 6. Duration of CS\_n Low around CKE rising edge must satisfy tMPX\_S and tMPX\_LH as defined by Max Power Saving Mode AC parameters.



#### **Power down Mode**

## **Power-Down Entry and Exit**

Power-down is synchronously entered when CKE is registered low (along with Deselect command). CKE is not allowed to go low while mode register set command, MPR operations, ZQCAL operations, DLL locking or read / write operation are in rogress. CKE is allowed to go low while any of other operations such as row activation, precharge or auto-precharge and refresh are in progress, but power-down IDD spec will not be applied until finishing those operations. Timing diagrams are shown in Active Power-Down Entry and Exit Timing Diagram MR5 bit A5=1 Figure through MRS Command to Power-Down Entry Figure with details for entry and exit of Power-Down.

The DLL should be in a locked state when power-down is entered for fastest power-down exit timing. DRAM design provides all AC and DC timing and voltage specification as well as proper DLL operation with any CKE intensive operations as long as DRAM controller complies with DRAM specifications.

During Power-Down, if all banks are closed after any in-progress commands are completed, the device will be in precharge Power-Down mode; if any bank is open after in-progress commands are completed, the device will be in active Power-Down mode.

Entering power-down deactivates the input and output buffers, excluding CK\_t, CK\_c, CKE and RESET\_n. In power-down mode, DRAM ODT input buffer deactivation is based on MR5 bit A5. If it is configured to 0b, ODT input buffer remains on and ODT input signal must be at valid logic level. If it is configured to 1b, ODT input buffer is deactivated and DRAM ODT input signal may be floating and DRAM does not provide Rtt\_Nom termination. Note that DRAM continues to provide Rtt\_Park termination if it is enabled in DRAM mode register MR5 bit A8:A6. To protect DRAM internal delay on CKE line to block the input signals, multiple Deselect commands are needed during the CKE switch off and cycle(s) after, this timing period are defined as tCPDED. CKE\_low will result in deactivation of command and address receivers after tCPDED has expired.

### **Power-Down Entry Definitions**

| Status of DRAM                    | DLL | PD Exit | Relevant Parameters       |
|-----------------------------------|-----|---------|---------------------------|
| Active<br>(A bank or more Open)   | On  | Fast    | tXP to any valid command  |
| Precharged (All banks Precharged) | On  | Fast    | tXP to any valid command. |

Also, the DLL is kept enabled during precharge power-down or active power-down. In power-down mode, CKE low, RESET\_n high, and a stable clock signal must be maintained at the inputs of the DDR4 SDRAM, and ODT should be in a valid state, but all other input signals are "Don't Care." (If RESET\_n goes low during Power-Down, the DRAM will be out of PD mode and into reset state.) CKE low must be maintained until tCKE has been satisfied. Power-down duration is limited by 9 times tREFI of the device

The power-down state is synchronously exited when CKE is registered high (along with a Deselect command). CKE high must be maintained until tCKE has been satisfied. DRAM ODT input signal must be at valid level when DRAM exits from power-down mode independent of MR5 bit A5 if Rtt\_Nom is enabled in DRAM mode register. If DRAM Rtt\_Nom is disabled then ODT input signal may remain floating. A valid, executable command can be applied with power-down exit latency, tXP after CKE goes high. Power-down exit latency is defined in the AC specifications Table.

Active Power Down Entry and Exit timing diagram example is shown in Active Power-Down Entry and Exit Timing Diagram MR5 bit A5=1 Figure. Timing Diagrams for CKE with PD Entry, PD Exit with Read and Read with Auto Precharge, Write, Write with Auto Precharge, Activate, Precharge, Refresh, and MRS are shown in Power-Down Entry after Read and Read with Auto Precharge Figure through MRS Command to Power-Down Entry figure. Additional clarification is shown in MRS Command to Power-Down Entry Figure.





Active Power-Down Entry and Exit Timing Diagram MR5 bit A5 =0

- VALID command at T0 is ACT, DES or Precharge with still one bank remaining open after completion of the precharge command.
- 2. ODT pin driven to a valid state. MR5 bit A5=0 (default setting) is shown.



Active Power-Down Entry and Exit Timing Diagram MR5 bit A5=1

#### Note:

- VALID command at T0 is ACT, DES or Precharge with still one bank remaining open after completion of the precharge command.
- 2. ODT pin driven to a valid state. MR5 bit A5=1 is shown.

Publication Date: Sep. 2022 Revision: 1.0 174/294





Power-Down Entry after Read and Read with Auto Precharge



**Power-Down Entry After Write with Auto Precharge** 





**Power-Down Entry after Write** 



**Precharge Power-Down Entry and Exit** 





# **Refresh Command to Power-Down Entry**



## **Activate Command to Power-Down Entry**



Precharge/Precharge all Command to Power-Down Entry

Publication Date: Sep. 2022 Revision: 1.0 177/294





MRS Command to Power-Down Entry

## **Power-Down clarifications**

When CKE is registered low for power-down entry, tPD(min) must be satisfied before CKE can be registered high for power-down exit. The minimum value of parameter tPD(min) is equal to the minimum value of parameter tCKE(min) as shown in Table, "Timing Parameters by Speed Bin". A detailed example of Case1 is shown in Power-Down Entry/Exit Clarification Figure.



**Power-Down Entry/Exit Clarification** 

Publication Date: Sep. 2022 Revision: 1.0 178/294



# Power Down Entry and Exit timing during Command/Address Parity Mode is Enable

Power Down entry and exit timing during Command/Address Parity mode is Enable are shown in Power Down Entry and Exit Timing with C/A Parity Figure.



#### NOTE

- 1. VALID command at T0 is ACT, DES or Precharge with still one bank remaining open after completion of the precharge command.
- 2. ODT pin driven to a valid state. MR5[A5 = 0] (default setting) is shown.
- 3. CA Parity = Enable

## Power Down Entry and Exit Timing with C/A Parity

# **AC Timing Table**

| Speed                                                                                                                                                        | DDR4-2666/3200 |                        |     |      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------------|-----|------|
| Parameter                                                                                                                                                    | Symbol         | MIN                    | MAX | Unit |
| Exit Power Down with DLL on to any valid command; Exit Precharge Power Down with DLL frozen to commands not requiring a locked DLL when CA Parity is enabled | tXP_PAR        | max (4nCK,6ns) +<br>PL | -   |      |



## **Maximum Power Saving Mode**

## Maximum power saving mode

This mode provides lowest power consuming mode which could be similar to the Self-Refresh status with no internal refresh activity. When DDR4 SDRAM is in the maximum power saving mode, it does not need to guarantee data retention nor respond to any external command (except maximum power saving mode exit and asserting RESET\_n signal LOW) to minimize the power consumption.

## **Mode entry**

Max power saving mode is entered through an MRS command. For devices with shared control/address signals, a single DRAM device can be entered into the max power saving mode using the per DRAM Addressability MRS command. Note that large CS\_n hold time to CKE upon the mode exit may cause DRAM malfunction, thus it is required that the CA parity, CAL and Gear Down modes are disabled prior to the max power saving mode entry MRS command.



**Maximum Power Saving mode Entry** 



Maximum Power Saving mode Entry with PDA Figure below illustrates the sequence and timing parameters required for the maximum power saving mode with the per DRAM addressability (PDA).



**Maximum Power Saving mode Entry with PDA** 

When entering Maximum Power Saving mode, only DES commands are allowed until tMPED is satisfied. After tMPED period from the mode entry command, DRAM is not responsive to any input signals except CS\_n, CKE and RESET\_n signals, and all other input signals can be High-Z. CLK should be valid for tCKMPE period and then can be High-Z.

Publication Date: Sep. 2022 Revision: 1.0 181/294



# CKE transition during the mode

CKE toggle is allowed when DRAM is in the maximum power saving mode. To prevent the device from exiting the mode, CS\_n should be issued 'High' at CKE 'L' to 'H' edge with appropriate setup tMPX S and hold tMPX HH timings.



**CKE Transition Limitation to hold Maximum Power Saving Mode** 

#### Mode exit

DRAM monitors CS\_n signal level and when it detects CKE 'L' to 'H' transition, and either exits from the power saving mode or stay in the mode depending on the CS\_n signal level at the CKE transition. Because CK receivers are shut down during this mode, CS\_n = 'L' is captured by rising edge of the CKE signal. If CS\_n signal level is detected 'L', then the DRAM initiates internal exit procedure from the power saving mode. CK must be restarted and stable tCKMPX period before the device can exit the maximum power saving mode. During the exit time tXMP, any valid commands except DES command is not allowed to DDR4 SDRAM and also tXMP\_DLL, any valid commands requiring a locked DLL is not allowed to DDR4 SDRAM. When recovering from this mode, the DRAM clears the MRS bits of this mode. It means that the setting of MR4 [A1] is move to '0' automatically.



**Maximum Power Saving Mode Exit Sequence** 



# Timing parameter bin of Maximum Power Saving Mode

| Description                                      | DDR4-2666 |                            | 66/3200   | l l m i t | Nata |
|--------------------------------------------------|-----------|----------------------------|-----------|-----------|------|
| Description                                      | symbol    | Min                        | Max       | Unit      | Note |
| Command path disable delay upon MPSM entry       | tMPED     | tMOD(min) +<br>tCPDED(min) | -         |           |      |
| Valid clock requirement after MPSM entry         | tCKMPE    | tMOD(min) +<br>tCPDED(min) | -         |           |      |
| Valid clock requirement before MPSM exit         | tCKMPX    | tCKSRX(min)                | -         |           |      |
| Exit MPSM to commands not requiring a locked DLL | tXMP      | tXS(min)                   | -         |           |      |
| Exit MPSM to commands requiring a locked DLL     | tXMPDLL   | tXMP(min) +<br>tXSDLL(min) | -         |           |      |
| CS setup time to CKE                             | tMPX_S    | tISmin +<br>tIHmin         | -         |           |      |
| CS_n High hold time to CKE rising edge           | tMPX_HH   | tXP(min)                   | -         |           |      |
| CS_n Low hold time to CKE rising edge            | tMPX_LH   | 12                         | tXMP-10ns | ns        | 1    |

#### Note:

1. tMPX\_LH(max) is defined with respect to actual tXMP in system as opposed to tXMP(min).

Publication Date: Sep. 2022 Revision: 1.0 183/294



# **Connectivity Test Mode**

#### Introduction

The DDR4 memory device supports a connectivity test (CT) mode, which is designed to greatly speed up testing of electrical continuity of pin interconnection on the PC boards between the DDR4 memory devices and the memory controller on the SoC. Designed to work seamlessly with any boundary scan devices, the CT mode is required for all x16 width devices independent of density and optional for all x8 and x4 width devices with densities greater than or equal to 8Gb.

Contrary to other conventional shift register based test mode, where test patterns are shifted in and out of the memory devices serially in each clock, DDR4's CT mode allows test patterns to be entered in parallel into the test input pins and the test results extracted in parallel from the test output pins of the DDR4 memory device at the same time, significantly enhancing the speed of the connectivity check. RESET\_n is registered to High and VrefCA must be stable prior to entering CT mode. Once put in the CT mode, the DDR4 memory device effectively appears as an asynchronous device to the external controlling agent; after the input test pattern is applied, the connectivity check test results are available for extraction in parallel at the test output pins after a fixed propagation delay. During CT mode, any ODT is turned off.

A reset of the DDR4 memory device is required after exiting the CT mode.

# **Pin Mapping**

Only digital pins can be tested via the CT mode. For the purpose of connectivity check, all pins that are used for the digital logic in the DDR4 memory device are classified as one of the following types:

- 1. Test Enable (TEN) pin: when asserted high, this pin causes the DDR4 memory device to enter the CT mode. In this mode, the normal memory function inside the DDR4 memory device is bypassed and the IO pins appear as a set of test input and output pins to the external controlling agent; additionally, the DRAM will set the internal VrefDQ to VDDQ\*0.5 during CT mode (this is the only time the DRAM takes direct control over setting the internal VrefDQ). The TEN pin is dedicated to the connectivity check function and will not be used during normal memory operation.
- 2. Chip Select (CS\_n) pin: when asserted low, this pin enables the test output pins in the DDR4 memory device. When de-asserted, the output pins in the DDR4 memory device will be tri-stated. The CS\_n pin in the DDR4 memory device serves as the CS\_n pin when in CT mode.
- 3. Test Input: a group of pins that are used during normal DDR4 DRAM operation are designated test input pins. These pins are used to enter the test pattern in CT mode.
- 4. Test Output: a group of pins that are used during normal DDR4 DRAM operation are designated test output pins. These pins are used for extraction of the connectivity test results in CT mode.
- 5. RESET n: Fixed high level is required during CT mode same as normal function.

Pin Classification of DDR4 Memory Device in Connectivity Test(CT) Mode Table below shows the pin classification of the DDR4 memory device.

## Pin Classification of DDR4 Memory Device in Connectivity Test (CT) Mode

| Pin Type in CT Mode |   | Pin Names during Normal Memory Operation                                                                          |  |  |  |
|---------------------|---|-------------------------------------------------------------------------------------------------------------------|--|--|--|
| Test Enable         |   | TEN                                                                                                               |  |  |  |
| Chip Select         |   | CS_n                                                                                                              |  |  |  |
|                     | Α | BA0-1, BG0-1, A0-A9, A10/AP, A12/BC_n, A13, WE_n/A14, CAS_n/A15, RAS_n/A16, A17, CKE, ACT_n, ODT, CK_t, CK_c, PAR |  |  |  |
| Test Input          | В | DML_n/DBIL_n, DMU_n/DBIU_n, DM_n/DBI_n                                                                            |  |  |  |
|                     | С | ALERT_n                                                                                                           |  |  |  |
|                     | D | RESET_n                                                                                                           |  |  |  |
| Test Output         |   | DQ0 - DQ15, DQSU_t, DQSU_c, DQSL_t, DQSL_c, DQS_t, DQS_c                                                          |  |  |  |

Elite Semiconductor Microelectronics Technology Inc
Publication Date: Sep. 2022
Revision: 1.0 184/294



# **Signal Description**

| Symbol | Туре  | Function                                                                                                                                                                                                                                            |
|--------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TEN    | Input | Connectivity Test Mode is active when TEN is HIGH and inactive when TEN is LOW. TEN must be LOW during normal operation TEN is a CMOS rail-to-rail signal with DC high and low at 80% and 20% of VDD, i.e., 960mV for DC high and 240mV for DC low. |

# **TEN Pin Weak Pull Down Strength Range**

| Symbol | Description                                                                                                                        | Min  | Max | Unit |
|--------|------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|
| TEN    | TEN pin should be internally pulled low to prevent DDR4 SDRAM from conducting Connectivity Test mode in case that TEN is not used. | 0.05 | 10  | uA   |

#### Note:

1. The host controller should use good enough strength when activating Connectivity Test mode to avoid current fighting at TEN signal and inability of Connectivity Test mode.



## **Logic Equations**

#### **Min Term Equations**

MTx is an internal signal to be used to generate the signal to drive the output signals. x16 and x8 signals are internal signal indicating the density of the device.

```
indicating the density of the device.

MT0 = XOR (A1, A6, PAR)

MT1 = XOR (A8, ALERT_n, A9)

MT2 = XOR (A2, A5, A13) or XOR (A2, A5, A13, A17)

MT3 = XOR (A0 A7, A11)

MT4 = XOR (CK_c, ODT, CAS_n/A15)

MT5 = XOR (CKE, RAS_n,/A16, A10/AP)

MT6 = XOR (ACT_n, A4, BA1)

MT7 = XOR (((x16 and DMU_n / DBIU_n) or (!x16 and BG1)), ((x8 or x16) and DML_n / DBIL_n), CK_t))

MT8 = XOR (WE_n / A14, A12 / BC, BA0)

MT9 = XOR (BG0, A3, (RESET_n and TEN))

Note that A17 is used for only 16Gb x4 configuration. When A17 is not used, MT2 = XOR (A2, A5, A13). When A17 is used, MT2 = XOR

(A2, A5, A13, A17)
```

### Output equations for x16 devices

```
DQ0 = MT0
DQ1 = MT1
DQ2 = MT2
DQ3 = MT3
DQ4 = MT4
DQ5 = MT5
DQ6 = MT6
DQ7 = MT7
DQ8 = !DQ0
DQ9 = !DQ1
DQ10 = !DQ2
DQ11 = !DQ3
DQ12 = !DQ4
DQ13 = !DQ5
DQ14 = !DQ6
DQ15 = !DQ7
DQSL_t = MT8
DQSL_c = MT9
DQSU_t = !DQSL_t
DQSU_c = !DQSL_c
```

Publication Date: Sep. 2022 Revision: 1.0 186/294



# Input level and Timing Requirement

During CT Mode, input levels are defined below.

TEN pin: CMOS rail-to-rail with DC high and low at 80% and 20% of VDD. CS\_n: Pseudo differential signal referring to VrefCA Test Input pin A: Pseudo differential signal referring to VrefCA

Test Input pin B: Pseudo differential signal referring to internal Vref 0.5\*VDD RESET\_n: CMOS DC high above 70 % VDD ALERT\_n: Terminated to VDD. Swing level is TBD.

Prior to the assertion of the TEN pin, all voltage supplies must be valid and stable.

Upon the assertion of the TEN pin, the CK\_t and CK\_c signals will be ignored and the DDR4 memory device enter into the CT mode after tCT\_Enable. In the CT mode, no refresh activities in the memory arrays, initiated either externally (i.e., auto-refresh) or internally (i.e., self-refresh), will be maintained.

The TEN pin may be asserted after the DRAM has completed power-on; once the DRAM is initialized and VREFdq is calibrated, CT Mode may no longer be used.

The TEN pin may be de-asserted at any time in the CT mode. Upon exiting the CT mode, the states of the DDR4 memory device are unknown and the integrity of the original content of the memory array is not guaranteed and therefore the reset initialization sequence is required.

All output signals at the test output pins will be stable within tCT\_valid after the test inputs have been applied to the test input pins with TEN input and CS\_n input maintained High and Low respectively.



**Timing Diagram for Connectivity Test (CT) Mode** 

#### AC parameters for Connectivity Test (CT) Mode

| Symbol     | Min | Max | Unit |
|------------|-----|-----|------|
| tCT_IS     | 0   | -   | ns   |
| tCT_Enable | 200 | -   | ns   |
| tCT_Valid  | -   | 200 | ns   |

Publication Date: Sep. 2022 Revision: 1.0 187/294



# **Connectivity Test (CT) Mode Input Levels**

Following input parameters will be applied for DDR4 SDRAM Input Signal during Connectivity Test Mode.

| Parameter                     | Symbol       | Min       | Max       | Unit | Note |
|-------------------------------|--------------|-----------|-----------|------|------|
| TEN AC Input High Voltage     | VIH(AC)_TEN  | 0.8 * VDD | VDD       | V    | 1    |
| TEN DC Input High Voltage     | VIH(DC)_TEN  | 0.7 * VDD | VDD       | V    |      |
| TEN DC Input Low Voltage      | VIL(DC)_TEN  | VSS       | 0.3 * VDD | V    |      |
| TEN AC Input Low Voltage      | VIL(AC)_TEN  | VSS       | 0.2 * VDD | V    | 2    |
| TEN Input signal Falling time | TF_input_TEN | -         | 10        | ns   |      |
| TEN Input signal Rising time  | TR_input_TEN | -         | 10        | ns   |      |

#### Note:

- 1. Overshoot might occur. It should be limited by the Absolute Maximum DC Ratings.
- 2. Undershoot might occur. It should be limited by Absolute Maximum DC Ratings.



**TEN Input Slew Rate Definition** 

Single-Ended AC and DC Input levels for CS\_n, BA0-1, BG0-1, A0-A9, A10/AP, A12/ BC\_n, A13, WE\_n/A14, CAS\_n/A15, RAS\_n/A16, A17, CKE, ACT\_n, ODT, CK\_t, CK\_c, and PAR

| Parameter                       | Symbol         | Min           | Max           | Unit | Note |
|---------------------------------|----------------|---------------|---------------|------|------|
| CTipA AC Input High Voltage     | VIH(AC)_CTipA  | VREFCA + 0.2  | Note 1        | V    |      |
| CTipA DC Input High Voltage     | VIH(DC)_CTipA  | VREFCA + 0.15 | VDD           | V    |      |
| CTipA DC Input Low Voltage      | VIL(DC)_CTipA  | VSS           | VREFCA - 0.15 | V    |      |
| CTipA AC Input Low Voltage      | VIL(AC)_CTipA  | Note 1        | VREFCA - 0.2  | V    |      |
| CTipA Input signal Falling time | TF_input_CTipA | -             | 5             | ns   |      |
| CTipA Input signal Rising time  | TR_input_CTipA | -             | 5             | ns   |      |

Note: See "Overshoot and Undershoot Specifications".



CS n and Input A Slew Rate Definition



# Single-Ended AC and DC Input levels for DML\_n/DBIL\_n, DMU\_n/DBIU\_n and DM\_n/ DBI\_n

| Parameter                       | Symbol         | Min          | Max          | Unit | Note |
|---------------------------------|----------------|--------------|--------------|------|------|
| CTipB AC Input High Voltage     | VIH(AC)_CTipB  | VREFDQ + 0.3 | Note 2       | V    | 1    |
| CTipB DC Input High Voltage     | VIH(DC)_CTipB  | VREFDQ + 0.2 | VDDQ         | V    | 1    |
| CTipB DC Input Low Voltage      | VIL(DC)_CTipB  | VSSQ         | VREFDQ - 0.2 | V    | 1    |
| CTipB AC Input Low Voltage      | VIL(AC)_CTipB  | Note 2       | VREFDQ - 0.3 | V    | 1    |
| CTipB Input signal Falling time | TF_input_CTipB | -            | 5            | ns   |      |
| CTipB Input signal Rising time  | TR_input_CTipB | -            | 5            | ns   |      |

#### Note:

- 1. VREFDQ is VDDQ\*0.5
- 2. See "Overshoot and Undershoot Specifications"



**Input B Slew Rate Definition** 

#### Input Levels for RESET\_n

RESET\_n input condition is the same as normal operation.

# Input Levels for ALERT\_n

TBD

< Following table is for reference. >

# Pin Classification of DDR4 Memory Device in Connectivity Test (CT) Mode

| Pin Type in CT Mode |   | Pin Names during Normal Memory Operation                                                                          |  |  |  |  |
|---------------------|---|-------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Test Enable         |   | TEN                                                                                                               |  |  |  |  |
| Chip Select         |   | CS_n                                                                                                              |  |  |  |  |
|                     | А | BA0-1, BG0-1, A0-A9, A10/AP, A12/BC_n, A13, WE_n/A14, CAS_n/A15, RAS_n/A16, A17, CKE, ACT_n, ODT, CK_t, CK_c, PAR |  |  |  |  |
| Test Input B        |   | DML_n/DBIL_n, DMU_n/DBIU_n, DM_n/DBI_n                                                                            |  |  |  |  |
|                     | С | ALERT_n                                                                                                           |  |  |  |  |
| D                   |   | RESET_n                                                                                                           |  |  |  |  |
| Test Output         |   | DQ0 - DQ15, DQSU_t, DQSU_c, DQSL_t, DQSL_c, DQS_t, DQS_c                                                          |  |  |  |  |

Publication Date: Sep. 2022 Revision: 1.0 189/294



# **CLK to Read DQS timing parameters**

DDR4 supports DLLOFF mode. Following parameters will be defined for CK to read DQS timings.

| Speed                                                                  |                  | DDR4-2                       | 666/3200                     | Unit  | Note       |  |
|------------------------------------------------------------------------|------------------|------------------------------|------------------------------|-------|------------|--|
| Parameter                                                              | Symbol           | Min                          | Min Max                      |       | Note       |  |
| DQS_t, DQS_c rising edge output timing location from rising CK_t, CK_c | tDQSCK (DLL On)  | refer to AC parameter tables | refer to AC parameter tables | ps    | 1, 3, 8, 9 |  |
| timing location from rising CK_t, CK_C                                 | tDQSCK (DLL Off) | vendor specific              | vendor specific              | ps    | 2, 3, 8    |  |
| DQS_t, DQS_c rising edge output variance window                        | tDQSCKi(DLL On)  | -                            | refer to AC parameter tables | ps    | 1,5,6,8,9  |  |
| variance window                                                        | tDQSCKi(DLL Off) | -                            | vendor specific              | ps    | 2,4,5,6,8  |  |
| VDD sensitivity of tDQSCK (DLL Off)                                    | dTDQSCKdV        | •                            | vendor specific              | ps/mV | 2, 6       |  |
| Temperature sensitivity of tDQSCK (DLL Off)                            | dTDQSCKdT        | -                            | vendor specific              | ps/oC | 2, 6       |  |

#### Note:

- 1. These parameters are applied when DRAM is in DLLON mode.
- These parameters are applied when DRAM is in DLLOFF mode. 2.
- 3. Measured over full VDD and Temperature spec ranges.
- Measured at fixed and constant VDD and Temperature condition. 4.
- 5. Measured for a given DRAM part, and for each DQS\_t/DQS\_c pair in case of x16 (part variation is excluded).
- 6. 7. These parameters are verified by design and characterization, and may not be subject to production test.
- Assume no jitter on input clock signals to the DRAM. 8.
- Refer to READ Timing Definitions section.

Publication Date: Sep. 2022 Revision: 1.0 190/294



tDQSCK(DLL On), Min limit = Earliest of {tDQSCKi(DLL On), at any valid VDD and Temperature, all DQS pairs and parts} tDQSCK(DLL On), Max limit = Latest of {tDQSCKi(DLL On), at any valid VDD and Temperature, all DQS pairs and parts} tDQSCK(DLL Off), Min limit = Earliest of {tDQSCKi(DLL Off), at any valid VDD and Temperature, all DQS pairs and parts} tDQSCK(DLL Off), Max limit = Latest of {tDQSCKi(DLL Off), at any valid VDD and Temperature, all DQS pairs and parts}





tDQSCK Definition Difference between DLL ON and DLL OFF

Publication Date: Sep. 2022 Revision: 1.0 191/294





dTDQSCKdT = I tDQSCK(Toper,max) - tDQSCK(Toper,min)I / IToper,max - Toper,minI

# dTDQSCKTdT Definition



dTDQSCKdV = I tDQSCK(VDD,max) - tDQSCK(VDD,min)I / IVDD,max - VDD,minI

**TDQSCKTdV** Definition

Publication Date: Sep. 2022 Revision: 1.0 192/294



# Post Package Repair (hPPR)

DDR4 supports Fail Row address repair as optional feature for 4Gb and required for 8Gb and above. Supporting hPPR is identified via Datasheet and SPD in Module so should refer to DRAM manufacturer's Datasheet. PPR provides simple and easy repair method in the system and Fail Row address can be repaired by the electrical programming of Electrical-fuse scheme.

With hPPR, DDR4 can correct 1Row per Bank Group

Electrical-fuse cannot be switched back to un-fused states once it is programmed. The controller should prevent unintended hPPR mode entry and repair. (i.e., Command/Address training period)

DDR4 defines two hard fail row address repair sequences and users can choose to use among those 2 command sequences. The first command sequence uses a WRA command and ensures data retention with Refresh operations except for the 2banks containing the rows being repaired, with BA[0] a don't care. Second command sequence is to use WR command and Refresh operation can't be performed in the sequence. So, the second command sequence doesn't ensure data retention for target DRAM

When hard PPR Mode is supported, entry into hPPR Mode is to be is protected through a sequential MRS guard key to prevent unintentional hPPR programming. When soft PPR Mode, i.e., sPPR, is supported, entry into sPPR Mode is to be protected through a sequential MRS guard key to prevent unintentional sPPR programming. The sequential MRS guard key for hPPR mode and sPPR is the same Guard Key, i.e., hPPR/sPPR Guard Key.

The hPPR/sPPR Guard Key requires a sequence of four MR0 commands to be executed immediately after entering hPPR mode (setting MR4 bit 13 to a "1") or immediately after entering sPPR mode (setting MR4 bit 5 to a "1"). The hPPR/sPPR Guard Key's sequence must be entered in the specified order as stated and shown in the spec below. Any interruption of the hPPR/sPPR Guard Key sequence from other MR commands or non-MR commands such as ACT, WR, RD, PRE, REF, ZQ, NOP, RFU is not allowed. Although interruption of the hPPR/sPPR Guard Key entry is not allowed, if the hPPR/sPPR Guard Key is not entering in the required order or is interrupted by other commands, the hPPR Mode or sPPR Mode will not execute and the offending command terminating hPPR/sPPR Mode may or may not execute correctly; however, the offending command will not cause the DRAM to "lock up". Additionally, when the hPPR or sPPR entry sequence is interrupted, subsequent ACT and WR commands will be conducted as normal DRAM commands. If a hPPR operation was prematurely terminated, the MR4 bit 13 must be reset "0" prior to performing another hPPR or sPPR or hPPR operation. The DRAM does not provide an error indication if an incorrect hPPR/sPPR Guard Key sequence is entered.

#### hPPR & sPPR MR0 Guard Key Sequences

| Guard Keys          | BG1:0 <sup>1</sup> | BA1:0 | A17:A12 | A11 | A10 | A9 | A8 | A7 | A6:A0   |
|---------------------|--------------------|-------|---------|-----|-----|----|----|----|---------|
| 1 <sup>st</sup> MR0 | 00                 | 00    | Χ       | 1   | 1   | 0  | 0  | 1  | 1111111 |
| 2 <sup>nd</sup> MR0 | 00                 | 00    | Χ       | 0   | 1   | 1  | 1  | 1  | 1111111 |
| 3 <sup>rd</sup> MR0 | 00                 | 00    | Χ       | 1   | 0   | 1  | 1  | 1  | 1111111 |
| 4 <sup>th</sup> MR0 | 00                 | 00    | Х       | 0   | 0   | 1  | 1  | 1  | 1111111 |

#### Note:

- 1. BG1 is 'Don't Care' in X16
- 2. A6:A0 can be either '1111111' or 'Don't Care'. And, it depends on vendor's implementation. '1111111' is allowed in all DDR4 density but 'Don't Care' in A6:A0 is only allowed in 4Gb & 8Gb die DDR4 product.
- 3. After completing hPPR & sPPR mode, MR0 must be re-programmed to pre-PPR mode state if the DRAM is to be accessed.

Fechnology Inc Publication Date: Sep. 2022 Revision: 1.0 193/294

Elite Semiconductor Microelectronics Technology Inc



# Hard Fail Row Address Repair (WRA Case)

The following is a procedure of hPPR with the WRA command.

- 1. Before entering 'hPPR' mode, all banks must be Precharged; DBI and CRC Modes must be disabled
- 2. Enable hPPR using MR4 bit "A13=1" and wait tMOD
- Issue guard Key as four consecutive MR0 commands each with a unique address field A[17:0]. Each MR0 command should space by tMOD
- 4. Issue ACT command with Fail Row address
- 5. After tRCD, Issue WRA with VALID address. DRAM will consider Valid address with WRA command as 'Don't Care'
- 6. After WL(WL=CWL+AL+PL), All DQs of Target DRAM should be LOW for 4tCK. If HIGH is driven to All DQs of a DRAM consecutively for equal to or longer than 2tCK, then DRAM does not conduct hPPR and retains data if REF command is properly issued; if all DQs are neither LOW for 4tCK nor HIGH for equal to or longer than 2tCK, then hPPR mode execution is unknown.
- 7. Wait tPGM to allow DRAM repair target Row Address internally and issue PRE
- 8. Wait tPGM\_Exit after PRE which allow DRAM to recognize repaired Row address
- 9. Exit hPPR with setting MR4 bit "A13=0"
- 10. DDR4 will accept any valid command after tPGMPST
- 11. In More than one fail address repair case, Repeat Step 2 to 9

In addition to that, hPPR mode allows REF commands from PL+WL+BL/2+tWR+tRP after WRA command during tPGM and tPGMPST for proper repair; provided multiple REF commands are issued at a rate of tREFI or tREFI/2, however back-to-back REF commands must be separated by at least tREFI/4 when the DRAM is in hPPR mode. Upon receiving REF command, DRAM performs normal Refresh operation and ensure data retention with Refresh operations except for the 2banks containing the rows being repaired, with BA[0] don't care. Other command except REF during tPGM can cause incomplete repair so no other command except REF is allowed during tPGM

Once hPPR mode is exited, to confirm if target row is repaired correctly, host can verify by writing data into the target row and reading it back after hPPR exit with MR4 [A13=0] and tPGMPST

# Hard Fail Row Address Repair (WR Case)

The following is procedure of hPPR PPR with WR command.

- 1. Before entering hPPR mode, all banks must be precharged; DBI and CRC modes must be disabled
- 2. Enable hPPR using MR4 bit "A13=1" and wait tMOD
- 3. Issue guard Key as four consecutive MR0 commands each with a unique address field A[17:0]. Each MR0 command should space by tMOD
- 4. Issue ACT command with row address
- 5. After tRCD, issue WR with valid address. DRAM consider the valid address with WR command as 'Don't Care'
- 6. After WL(WL=CWL+AL+PL), All DQs of target DRAM should be LOW for 4tCK. If HIGH is driven to All DQs of a DRAM consecutively for equal to or longer than first 2tCK, then DRAM does not conduct hPPR and retains data if REF command is properly issued; if all DQs are neither LOW for 4tCK nor HIGH for equal to or longer than first 2tCK, then hPPR mode execution is unknown.
- 7. Wait tPGM to allow DRAM repair target Row Address internally and issue PRE
- 8. Wait tPGM\_Exit after PRE which allow DRAM to recognize repaired Row address
- 9. Exit hPPR with setting MR4 bit "A13=0"
- 10. DDR4 will accept any valid command after tPGMPST
- 11. In More than one fail address repair case, Repeat Step 2 to 10

In this sequence, Refresh command is not allowed between hPPR MRS entry and exit.

Once hPPR mode is exited, to confirm if target row is repaired correctly, host can verify by writing data into the target row and reading it back after hPPR exit with MR4 [A13=0] and tPGMPST

Publication Date: Sep. 2022 Revision: 1.0 194/294



# Hard Fail Row Address Repair MR bits and timing diagram

The following table and Timing diagram show hPPR related MR bits and its operation

# hPPR Setting

| MR4 [A13] | Description   |
|-----------|---------------|
| 0         | hPPR Disabled |
| 1         | hPPR Enabled  |



# Hard Fail Row Repair (WRA Case)

#### Note:

- Allow REF(1X) from PL+WL+BL/2+tWR+tRP after WR
- 2. Timing diagram shows possible commands but not all shown can be issued at same time; for example if REF is issued at Te1, DES must be issued at Te2 as REF would be illegal at Te2. Likewise, DES must be issued tRFC prior to PRE at Tf0. All regular timings must still be satisfied.





Hard Fail Row Repair (WR Case)

# Programming hPPR & sPPR support in MPR0 page2

hPPR & sPPR is optional feature of DDR4 4Gb so Host can recognize if DRAM is supporting hPPR & sPPR or not by reading out MPR0 Page2.

MPR page2;

hard PPR is supported : [7]=1 hard PPR is not supported : [7]=0 soft PPR is supported : [6]=1 soft PPR is not supported : [6]=0



# **Required Timing Parameters**

Repair requires additional time period to repair Hard Fail Row Address into spare Row address and the followings are requirement timing parameters for hPPR

### **hPPR Timing Parameters**

| Speed                         | DDR4-26   | 1114  | N   |      |      |
|-------------------------------|-----------|-------|-----|------|------|
| Parameter                     | Symbol    | Min   | Max | Unit | Note |
| hPPR Programming Time: x4/ x8 | tPGMa     | 1,000 | -   | ms   |      |
| hPPR Programming Time: x16    | tPGMb     | 2,000 | -   | ms   |      |
| hPPR Exit Time                | tPGM_Exit | 15    | -   | ns   |      |
| New Address Setting time      | tPGMPST   | 50    | -   | us   |      |

# **Soft Post Package Repair (sPPR)**

Soft Post Package Repair (sPPR) is a way to quickly, but temporarily, repair a row element in a Bank Group on a DDR4 DRAM device, contrasted to hard Post Package Repair which takes longer but is permanent repair of a row element. There are some limitations and differences between sPPR and hPPR

# **Description and Comparison of hPPR & sPPR**

| Topic                                                      | Soft Repair                                                            | Hard Repair                                                | Note                                                                                                |
|------------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| Persistence of Repair                                      | Volatile – repair persists<br>while power is within<br>operating range | Non-Volatile – repair is permanent after the repair cycle. | sPPR cleared after power off or device reset                                                        |
| tPGM (hPPR & sPPR programming Time)                        | WL+ 4tCK+tWR                                                           | >1000ms(tPGMa) or<br>2000ms(tPGMb)                         | Once hPPR is used within a BG, sPPR is no longer supported in that BG                               |
| # of Repair elements                                       | 1 per BG                                                               | 1 per BG                                                   | Clearing sPPR occurs by either: (a) powerdown and power-up sequence or (b) Reset and re-initialize. |
| Simultaneous use of soft and hard repair within a BG       | Previous hPPR are allowed before soft repair to a different BG         | Any outstanding sPPR must be cleared before a hard repair  | WRA sequence requires use of REF commands                                                           |
| Repair Sequence                                            | 1 method – WR cmd.                                                     | 2 methods WRA and WR                                       | sPPR must be performed outside of REF window (tRFC)                                                 |
| Bank <sup>1</sup> not having row repair retains array data | Yes                                                                    | Yes, if WRA sequence; No, if WR sequence                   | Note                                                                                                |
| Bank <sup>1</sup> having row repair retain array data      | Yes, except for seed and associated rows                               | No                                                         | sPPR cleared after power off or device reset                                                        |

#### Note:

1. If a BA pin is defined to be an "sPPR associated row" to the seed row, both states of the BA address input are affected. For example, if BA0 is selected as an "sPPR associated row" to the seed row, addresses in both BA0 = 0 and BA0 = 1 are equally affected.

Elite Semiconductor Microelectronics Technology Inc

Publication Date: Sep. 2022

Revision: 1.0 197/294



sPPR mode is entered in a similar fashion as hPPR, sPPR uses MR4 bit A5 while hPPR uses MR4 bit A13; sPPR requires the same guard key sequence as hPPR to qualify the MR4 PPR entry. Prior to sPPR entry, either an hPPR exit command or an sPPR exit command should be performed, which ever was the last PPR entry. After sPPR entry, an ACT command will capture the target bank and target row, herein seed row, where the row repair will be made. After tRCD time, a WR command is used to select the individual DRAM, through the DQ bits, to transfer the repair address into an internal register in the DRAM. After a write recovery time and PRE command, the sPPR mode can be exited and normal operation can resume. The DRAM will retain the sPPR change as long as VDD remains within the operating region. If the DRAM power is removed or the DRAM is RESET, all sPPR changes will revert to the unrepaired state. sPPR changes must be cleared by either a power-up sequence or re-initialization by RESET signal before hPPR mode is enabled.

DDR4 sPPR can repair one row per Bank Group, however when the hPPR resources for a bank group have been used, sPPR resources are no longer available for that bank group. If an sPPR or hPPR repair sequence is issued to a bank group with PPR resource un-available, the DRAM will ignore the programming sequence. sPPR mode is optional for 4Gb & 8Gb density DDR4

devices and required for densities which are larger than 8Gb.

# Soft Post Package Repair (sPPR)

The bank receiving sPPR change is expected to retain array data in all other rows except for the seed row and its associated row addresses on all densities larger than 8Gb; and is optional for 8Gb devices and smaller. If the user does not require the data in the array in the bank under sPPR repair to be retained, then the handling of the seed row's associated row addresses is not of interest and can be ignored. If the user requires the data in the array to be retained in the bank under sPPR mode, then prior to executing the sPPR mode, the seed row and its associated row addresses should be backed up and restored after sPPR has been completed.

sPPR associated seed row addresses are specified in the Table below.

#### sPPR associated row address

| sPPR Associated Row Addresses |     |     |     |     |     |            |    |
|-------------------------------|-----|-----|-----|-----|-----|------------|----|
| BA0                           | A17 | A16 | A15 | A14 | A13 | <b>A</b> 1 | Α0 |

Publication Date: Sep. 2022 Revision: 1.0 198/294



### Soft Repair of a Fail Row Address

The following is the procedure of sPPR with WR command. Note that during the soft repair sequence, no refresh is allowed.

- 1. Before entering 'sPPR' mode, all banks must be Precharged; DBI and CRC Modes must be disabled
- 2. Enable sPPR using MR4 bit "A5=1" and wait tMOD
- 3. Issue Guard Key as four consecutive MR0 commands each with a unique address field A[17:0]. Each MR0 command should space by tMOD. MR0 Guard Key sequence is same as hPPR in hPPR & sPPR MR0 Guard Key Sequences Table
- 4. Issue ACT command with the Bank and Row Fail address, Write data is used to select the individual DRAM in the Rank for repair.
- 5. A WR command is issued after tRCD, with VALID column address. The DRAM will ignore the column address given with the WR command.
- 6. After WL(WL=CWL+AL+PL), All DQs of Target DRAM should be LOW for 4tCK. If HIGH is driven to All DQs of a DRAM consecutively for equal to or longer than first 2tCK, then DRAM does not conduct sPPR. If all DQs are neither LOW for 4tCK nor HIGH for equal to or longer than first 2tCK, then sPPR mode execution is unknown.
- 7. Wait tWR for the internal repair register to be written and then issue PRE to the Bank.
- 8. Wait 20ns after PRE which allow DRAM to recognize repaired Row address
- 9. Exit PPR with setting MR4 bit "A5=0" and wait tMOD
- 10. One soft repair address per Bank Group is allowed before a hard repair is required. When more than one sPPR request is made to the same BG, the most recently issued sPPR address would replace the early issued one. In the case of conducting soft repair address in a different Bank Group, Repeat Step 2 to 9. During a soft Repair, Refresh command is not allowed between sPPR MRS entry and exit.

Once sPPR mode is exited, to confirm if target row is repaired correctly, the host can verify the repair by writing data into the target row and reading it back after sPPR exit with MR4 [A5=0].



Fail Row Soft PPR (WR Case)



# **Equalization Configuration Mode Registers**

Rx CTLE is an optional feature on DDR4. The Mode Register for Rx CTLE Control (MR1) shown in DDR4 MR Bit Allocation for Rx EQ Control (MR1) table is vendor specific, refer to the supplier data sheets for more information regarding the details on the Mode Register definition. The host can step through all possible combinations of MR1[A13,A6,A5] and choose the settings that is best optimized for the system based on the performance metric of interest.

#### DDR4 MR Bit Allocation for Rx EQ Control (MR1)

| Address     | Operating Mode  | Description                                                                                                                                                                                        |
|-------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A13, A6, A5 | Rx CTLE control | 000 = Vendor Optimized Setting (default)  001 = vendor defined  010 = vendor defined  011 = vendor defined  100 = vendor defined  101 = vendor defined  110 = vendor defined  110 = vendor defined |

#### Note:

- 1. Refer to the vendor data sheets for more information regarding Rx CTLE Control settings.
- 2. Since CTLE circuits can not be typically bypassed, a disable option is not provided. Instead, a vendor optimized setting is given. It should be noted that the settings are not specifically linear in relationship to the vendor optimized setting, so the host may opt to instead walk through all the provided options and use the setting that works best in their environment.



#### **On-Die Termination**

ODT (On-Die Termination) is a feature of the DDR4 SDRAM that allows the DRAM to change termination resistance for each DQ, DQS\_t, DQS\_c and DM\_n for x4 and x8 configuration (and TDQS\_t, TDQS\_c for X8 configuration, when enabled via A11=1 in MR1) via the ODT control pin or Write Command or Default Parking value with MR setting. For x16 configuration, ODT is applied to each DQU, DQL, DQSU\_t, DQSU\_c, DQSL\_t, DQSL\_c, DMU\_n and DML\_n signal. The ODT feature is designed to improve signal integrity of the memory channel by allowing the DRAM controller to independently change termination resistance for any or all DRAM devices. More details about ODT control modes and ODT timing modes can be found further down in this document.

- The ODT control modes are described in Section "ODT Mode Register and ODT State Table."
- The ODT synchronous mode is described in Section "Synchronous ODT Mode"
- The Dynamic ODT feature is described in Section "Dynamic ODT"
- The ODT asynchronous mode is described in Section "Asynchronous ODT mode"
- The ODT buffer disable mode is described in Section "ODT buffer disabled mode for Power down"

The ODT feature is turned off and not supported in Self-Refresh mode. A simple functional representation of the DRAM ODT feature is shown in Functional Representation of ODT Figure.



#### **Functional Representation of ODT**

The switch is enabled by the internal ODT control logic, which uses the external ODT pin and Mode Register Setting and other control information, see below. The value of RTT is determined by the settings of Mode Register bits (see Section Mode Register). The ODT pin will be ignored if the Mode Registers MR1 is programmed to disable RTT\_NOM (MR1{A10,A9,A8}={0,0,0}) and in self-refresh mode.



## **ODT Mode Register and ODT State Table**

The ODT Mode of DDR4 SDRAM has 4 states, Data Termination Disable, RTT\_WR, RTT\_NOM and RTT\_PARK. And the ODT Mode is enabled if any of MR1 {A10,A9,A8} or MR2 {A10:A9} or MR5 {A8:A6} are non zero. In this case, the value of RTT is determined by the settings of those bits.

After entering Self-Refresh mode, DRAM automatically disables ODT termination and set Hi-Z as termination state regardless of these setting.

Application: Controller can control each RTT condition with WR/RD command and ODT pin

- RTT\_WR: The rank that is being written to provide termination regardless of ODT pin status (either HIGH or LOW)
- RTT\_NOM: DRAM turns ON RTT\_NOM if it sees ODT asserted (except ODT is disabled by MR1).
- RTT\_PARK: Default parked value set via MR5 to be enabled and ODT pin is driven LOW.
- Data Termination Disable: DRAM driving data upon receiving READ command disables the termination after RL-X and stays
  off for a duration of BL/2 + X clock cycles.

X is 2 for 1tCK and 3 for 2tCK preamble mode.

- The Termination State Table is shown in Termination State Table. Those RTT values have priority as following.
- 1. Data Termination Disable
- 2. RTT WR
- 3. RTT\_NOM
- 4. RTT\_PARK

which means if there is WRITE command along with ODT pin HIGH, then DRAM turns on RTT\_WR not RTT\_NOM, and also if there is READ command, then DRAM disables data termination regardless of ODT pin and goes into Driving mode.

Publication Date : Sep. 2022

Revision: 1.0 202/294



#### **Termination State Table**

| RTT_PARK MR5{A8:A6} | RTT_NOM MR1 {A10:A9:A8} | ODT pin                 | DRAM termination state | Note |
|---------------------|-------------------------|-------------------------|------------------------|------|
| Enabled             | Enabled                 | HIGH                    | RTT_NOM                | 1,2  |
|                     | Enabled                 | LOW                     | RTT_PARK               | 1,2  |
|                     | Disabled                | Don't care <sup>3</sup> | RTT_PARK               | 1,2  |
| Disabled            | Enabled                 | HIGH                    | RTT_NOM                | 1,2  |
|                     | Enabled                 | LOW                     | Hi-Z                   | 1,2  |
|                     | Disabled                | Don't care <sup>3</sup> | Hi-Z                   | 1,2  |

#### Note:

- 1. When read command is executed, DRAM termination state will be Hi-Z for defined period independent of ODT pin and MR setting of RTT\_PARK/RTT\_NOM. This is described in section 1.2.3 ODT During Read.
- 2. If RTT\_WR is enabled, RTT\_WR will be activated by Write command for defined period time independent of ODT pin and MR setting of RTT\_PARK /RTT\_NOM. This is described in section 1.3 Dynamic ODT.
- 3. If RTT\_NOM MRS is disabled, ODT receiver power will be turned off to save power.

On-Die Termination effective resistance RTT is defined by MRS bits.

ODT is applied to the DQ, DM and DQS\_t/DQS\_c and pins.

A functional representation of the on-die termination is shown in the figure below.

$$RTT = \frac{VDDQ - Vout}{| I \text{ out } |}$$



On Die Termination

Publication Date: Sep. 2022 Revision: 1.0 203/294



On die termination effective Rtt values supported are 240, 120, 80, 60, 48, 40, 34 ohms.

# ODT Electrical Characteristics RZQ=240 $\Omega$ +/-1% entire temperature operation range; after proper ZQ calibration

| RTT                              | Vout              | Min | Nom | Max  | Unit  | Note      |
|----------------------------------|-------------------|-----|-----|------|-------|-----------|
|                                  | VOLdc= 0.5* VDDQ  | 0.9 | 1   | 1.25 | RZQ   | 1,2,3     |
| 240Ω                             | VOMdc= 0.8* VDDQ  | 0.9 | 1   | 1.1  | RZQ   | 1,2,3     |
|                                  | VOHdc= 1.1* VDDQ  | 0.8 | 1   | 1.1  | RZQ   | 1,2,3     |
|                                  | VOLdc= 0.5* VDDQ  | 0.9 | 1   | 1.25 | RZQ/2 | 1,2,3     |
| 120Ω                             | VOMdc= 0.8* VDDQ  | 0.9 | 1   | 1.1  | RZQ/2 | 1,2,3     |
|                                  | VOHdc= 1.1* VDDQ  | 0.8 | 1   | 1.1  | RZQ/2 | 1,2,3     |
|                                  | VOLdc= 0.5* VDDQ  | 0.9 | 1   | 1.25 | RZQ/3 | 1,2,3     |
| Ω08                              | VOMdc= 0.8* VDDQ  | 0.9 | 1   | 1.1  | RZQ/3 | 1,2,3     |
|                                  | VOHdc= 1.1* VDDQ  | 0.8 | 1   | 1.1  | RZQ/3 | 1,2,3     |
|                                  | VOLdc= 0.5* VDDQ  | 0.9 | 1   | 1.25 | RZQ/4 | 1,2,3     |
| 60Ω                              | VOMdc= 0.8* VDDQ  | 0.9 | 1   | 1.1  | RZQ/4 | 1,2,3     |
|                                  | VOHdc= 1.1* VDDQ  | 0.8 | 1   | 1.1  | RZQ/4 | 1,2,3     |
|                                  | VOLdc= 0.5* VDDQ  | 0.9 | 1   | 1.25 | RZQ/5 | 1,2,3     |
| 48Ω                              | VOMdc= 0.8* VDDQ  | 0.9 | 1   | 1.1  | RZQ/5 | 1,2,3     |
|                                  | VOHdc= 1.1* VDDQ  | 0.8 | 1   | 1.1  | RZQ/5 | 1,2,3     |
|                                  | VOLdc= 0.5* VDDQ  | 0.9 | 1   | 1.25 | RZQ/6 | 1,2,3     |
| 40Ω                              | VOMdc= 0.8* VDDQ  | 0.9 | 1   | 1.1  | RZQ/6 | 1,2,3     |
|                                  | VOHdc= 1.1* VDDQ  | 0.8 | 1   | 1.1  | RZQ/6 | 1,2,3     |
|                                  | VOLdc= 0.5* VDDQ  | 0.9 | 1   | 1.25 | RZQ/7 | 1,2,3     |
| 34Ω                              | VOMdc= 0.8* VDDQ  | 0.9 | 1   | 1.1  | RZQ/7 | 1,2,3     |
|                                  | VOHdc= 1.1* VDDQ  | 0.8 | 1   | 1.1  | RZQ/7 | 1,2,3     |
| DQ-DQ<br>Mismatch<br>Within byte | VOMdc = 0.8* VDDQ | 0   | -   | 10   | %     | 1,2,4,5,6 |

#### Note:

- 3. The tolerance limits are specified under the condition that VDDQ=VDD and VSSQ=VSS
- 4. DQ to DQ mismatch within byte variation for a given component including DQS\_t and DQS\_c (characterized)
- 5. RTT variance range ratio to RTT Nominal value in a given component, including DQS\_t and DQS\_c.

DQ-DQ Mismatch in a Device = 
$$\frac{\text{RTTMax -RTTMin}}{\text{RTTNOM}} *100$$

6. This parameter of x16 device is specified for Upper byte and Lower byte.

Elite Semiconductor Microelectronics Technology Inc

Publication Date: Sep. 2022 Revision: 1.0 204/294

<sup>1.</sup> The tolerance limits are specified after calibration with stable voltage and temperature. For the behavior of the tolerance limits if temperature or voltage changes after calibration, see following section on voltage and temperature sensitivity.

<sup>2.</sup> Pull-up ODT resistors are recommended to be calibrated at 0.8\*VDDQ. Other calibration schemes may be used to achieve the linearity spec shown above, e.g., calibration at 0.5\*VDDQ and 1.1\*VDDQ.



# **Synchronous ODT Mode**

Synchronous ODT Mode is selected whenever the DLL is turned on and locked. Based on the power-down definition, these modes are:

- Any bank active with CKE high
- Refresh with CKE high
- Idle mode with CKE high
- Active power down mode
- Precharge power down mode

In synchronous ODT mode, RTT\_NOM will be turned on DODTLon clock cycles after ODT is sampled HIGH by a rising clock edge and turned off DODTLoff clock cycles after ODT is registered LOW by a rising clock edge. The ODT latency is tied to the Write Latency (WL = CWL + AL + PL) by: DODTLon = WL - 2; DODTLoff = WL - 2.

When operating in 2tCK Preamble Mode, The ODT latency must be 1 clock smaller than in 1tCK Preamble Mode; DODTLon =WL - 3; DODTLoff = WL - 3."(WL = CWL+AL+PL)

# **ODT Latency and Posted ODT**

In Synchronous ODT Mode, the Additive Latency (AL) and the Parity Latency (PL) programmed into the Mode Register (MR1) applies to ODT Latencies as shown in ODT Latency Table and Read command to ODT off/on Latency variation by Preamble Table. For details, refer to DDR4 SDRAM latency definitions.

| Symbol   | Parameter                                           | DDR4-2666/3200                                                               | Unit |
|----------|-----------------------------------------------------|------------------------------------------------------------------------------|------|
| DODTLon  | Direct ODT turn on Latency                          | CWL + AL + PL - 2.0                                                          |      |
| DODTLoff | Direct ODT turn off Latency                         | CWL + AL + PL - 2.0                                                          |      |
| RODTLoff | Read command to internal ODT turn off Latency       | See detail in Read command to ODT off/on Latency variation by Preamble Table | tCK  |
| RODTLon4 | Read command to RTT_PARK turn on Latency in BC4     | See detail in Read command to ODT off/on Latency variation by Preamble Table | tore |
| RODTLon8 | Read command to RTT_PARK turn on Latency in BC8/BL8 | See detail in Read command to ODT off/on Latency variation by Preamble Table |      |

| Symbol   | 1tck Preamble | 2tck Preamble | Unit |
|----------|---------------|---------------|------|
| RODTLoff | CL+AL+PL-2.0  | CL+AL+PL-3.0  |      |
| RODTLon4 | RODTLoff +4   | RODTLoff +5   |      |
| RODTLon8 | RODTLoff +6   | RODTLoff +7   | tCK  |
| ODTH4    | 4             | 5             |      |
| ODTH8    | 6             | 7             |      |

Revision: 1.0 205/294



# **Timing Parameters**

In synchronous ODT mode, the following timing parameters apply:

DODTLon, DODTLoff, RODTLon4, RODTLon8, tADC,min,max.

tADC,min and tADC,max are minimum and maximum RTT change timing skew between different termination values. Those timing parameters apply to both the Synchronous ODT mode and the Data Termination Disable mode.

When ODT is asserted, it must remain HIGH until minimum ODTH4 (BL=4) or ODTH8 (BL=8) is satisfied. Additionally, depending on CRC or 2tCK preamble setting in MRS, ODTH should be adjusted.



Synchronous ODT Timing Example for CWL=9, AL=0, PL=0; DODTLon=WL-2=7; DODTLoff=WL-2=7



Synchronous ODT example with BL=4, CWL=9, AL=10, PL=0; DODTLon/off=WL-2=17, ODTcnw=WL-2=17

ODT must be held HIGH for at least ODTH4 after assertion (T1). ODTH is measured from ODT first registered HIGH to ODT first registered LOW, or from registration of Write command. Note that ODTH4 should be adjusted depending on CRC or 2tCK preamble setting



# **ODT during Reads**

As the DDR4 SDRAM can not terminate and drive at the same time. RTT may nominally not be enabled until the end of the postamble as shown in the example below. As shown in Example: CL=11, PL=0; AL=CL-1=10; RL=AL+PL+CL=21; CWL=9; DODTLon=AL+CWL-2=17; DODTLoff=AL+CWL-2=17;1tCK preamble) figure below at cycle T25, DRAM turns on the termination when it stops driving which is determined by tHZ. If DRAM stops driving early (i.e., tHZ is early) then tADC,min timing may apply. If DRAM stops driving late (i.e., tHZ is late) then DRAM complies with tADC, max timing.



Example: CL=11, PL=0; AL=CL-1=10; RL=AL+PL+CL=21; CWL=9; DODTLon=AL+CWL-2=17; DODTLoff=AL+CWL-2=17; 1tCK preamble)

Publication Date: Sep. 2022 Revision: 1.0 207/294





Example: CL=11, PL=0; AL=CL-1=10; RL=AL+PL+CL=21; CWL=9; DODT- Lon=AL+CWL-2=17; DODTLoff=AL+CWL-2=17;2tCK preamble)

Publication Date: Sep. 2022 Revision: 1.0 208/294



# **Dynamic ODT**

In certain application cases and to further enhance signal integrity on the data bus, it is desirable that the termination strength of the DDR4 SDRAM can be changed without issuing an MRS command. This requirement is supported by the "Dynamic ODT" feature as described as follows:

# **Functional Description**

The Dynamic ODT Mode is enabled if bit A[9] or A[10] of MR2 is set to '1'. The function is described as follows:

- Three RTT values are available: RTT\_NOM, RTT\_PARK and RTT\_WR.
  - The value for RTT\_NOM is preselected via bits A[10:8] in MR1
  - The value for RTT\_PARK is preselected via bits A[8:6] in MR5
  - The value for RTT\_WR is preselected via bits A[11:9] in MR2
- During operation without commands, the termination is controlled as follows;
  - Nominal termination strength RTT\_NOM or RTT\_PARK is selected.
  - RTT\_NOM on/off timing is controlled via ODT pin and latencies DODTLon and DODTLoff and RTT\_PARK is on when ODT is LOW.
- When a write command (WR, WRA, WRS4, WRS8, WRAS4, WRAS8) is registered, and if Dynamic ODT is enabled, the termination is controlled as follows:
  - A latency ODTLcnw after the write command, termination strength RTT\_WR is selected.
  - A latency ODTLcwn8 (for BL8, fixed by MRS or selected OTF) or ODTLcwn4 (for BC4, fixed by MRS or selected OTF) after the write command, termination strength RTT\_WR is de-selected.
  - 1 or 2 clocks will be added or subtracted into/from ODTLcwn8 and ODTLcwn4 depending on CRC and/or 2tCK preamble setting. Latencies and timing parameters relevant for Dynamic ODT with 1tCK preamble mode and CRC disabled table shows latencies and timing parameters which are relevant for the on-die termination control in Dynamic ODT mode.

The Dynamic ODT feature is not supported at DLL-off mode. User must use MRS command to set Rtt\_WR, MR2{A11,A9}={0,0} externally.

Elite Semiconductor Microelectronics Technology Inc

Publication Date: Sep. 2022 Revision: 1.0 209/294



# Latencies and timing parameters relevant for Dynamic ODT with 1tCK preamble mode and CRC disabled

| Name and Description                                                  | Abbr.    | Defined from                             | Define to                                                        | DDR4-2666/3200                       | Unit     |
|-----------------------------------------------------------------------|----------|------------------------------------------|------------------------------------------------------------------|--------------------------------------|----------|
| ODT Latency for<br>changing from<br>RTT_PARK/<br>RTT_NOM<br>to RTT_WR | ODTLcnw  | Registering<br>external write<br>command | Change RTT<br>strength from<br>RTT_PARK/<br>RTT_Nom to<br>RTT_WR | ODTLcnw = WL - 2                     | tCK      |
| ODT Latency for change from RTT_WR to RTT_PARK/RTT_Nom (BL = 4)       | ODTLcwn4 | Registering<br>external write<br>command | Change RTT<br>strength from<br>RTT_WR to<br>RTT_PARK/<br>RTT_Nom | ODTLcwn4 = 4 + ODTLcnw               | tCK      |
| ODT Latency for change from RTT_WR to RTT_PARK/RTT_Nom (BL = 8)       | ODTLcwn8 | registering<br>external write<br>command | Change RTT<br>strength from<br>RTT_WR to<br>RTT_PARK/<br>RTT_Nom | ODTLcwn8 = 6 + ODTLcnw               | tCK(avg) |
| RTT change<br>skew                                                    | tADC     | ODTLcnw<br>ODTLcwn                       | RTT valid                                                        | tADC(min) = 0.26<br>tADC(max) = 0.74 | tCK(avg) |

# Latencies and timing parameters relevant for Dynamic ODT with 1 and 2tCK preamble mode and CRC en/disabled

| Symbol   | 1tck Preamble |            | 2tck Preamble |            |      |
|----------|---------------|------------|---------------|------------|------|
| Symbol   | CRC off       | CRC on     | CRC off       | CRC on     | Unit |
| ODTLcnw  | WL - 2        | WL - 2     | WL - 3        | WL - 3     |      |
| ODTLcwn4 | ODTLcnw +4    | ODTLcnw +7 | ODTLcnw +5    | ODTLcnw +8 | tCK  |
| ODTLcwn8 | ODTLcnw +6    | ODTLcnw +7 | ODTLcnw +7    | ODTLcnw +8 |      |





ODTLcnw = WL-2 (1tCK preamble), WL-3 (2tCK preamble)

ODTLcwn = WL+2 (BC4), WL+4(BL8) w/o CRC or WL+5,5 (BC4, BL8 respectively) when CRC is enabled.

ODT timing (Dynamic ODT, 1tCK preamble, CL=14, CWL=11, BL=8, AL=0, CRC Disabled)



Behavior with WR command is issued while ODT being registered high.

Dynamic ODT overlapped with Rtt\_NOM (CL=14, CWL=11, BL=8, AL=0, CRC Disabled)

Publication Date: Sep. 2022 Revision: 1.0 211/294



# **Asynchronous ODT mode**

Asynchronous ODT mode is selected when DLL is disabled by MR1 bit A0='0'b.

In asynchronous ODT timing mode, internal ODT command is not delayed by either the Additive latency (AL) or relative to the external ODT signal (RTT\_NOM).

In asynchronous ODT mode, the following timing parameters apply tAONAS,min, max, tAOFAS,min,max.

Minimum RTT\_NOM turn-on time (tAONASmin) is the point in time when the device termination circuit leaves RTT\_PARK and ODT resistance begins to change. Maximum RTT\_NOM turn on time(tAONASmax) is the point in time when the ODT resistance is reached RTT\_NOM.

tAONASmin and tAONASmax are measured from ODT being sampled high.

Minimum RTT\_NOM turn-off time (tAOFASmin) is the point in time when the devices termination circuit starts to leave RTT\_NOM. Maximum RTT\_NOM turn-off time (tAOFASmax) is the point in time when the on-die termination has reached RTT\_PARK. tAOFASmin and tAOFASmax are measured from ODT being sampled low.



Asynchronous ODT Timing on DDR4 SDRAM with DLL-off

## **Asynchronous ODT Timing Parameters for all Speed Bins**

| Description                     | Symbol | min | max | Unit |
|---------------------------------|--------|-----|-----|------|
| Asynchronous RTT turn-on delay  | tAONAS | 1.0 | 9.0 | ns   |
| Asynchronous RTT turn-off delay | tAOFAS | 1.0 | 9.0 | ns   |

Publication Date: Sep. 2022 Revision: 1.0 212/294



#### **ODT** buffer disabled mode for Power down

DRAM does not provide Rtt\_NOM termination during power down when ODT input buffer deactivation mode is enabled in MR5 bit A5. To account for DRAM internal delay on CKE line to disable the ODT buffer and block the sampled output, the host controller must continuously drive ODT to either low or high when entering power down (from tDODToff+1 prior to CKE low till tCPDED after CKE low). The ODT signal is allowed to float after tCPDEDmin has expired. In this mode, RTT\_NOM termination corresponding to sampled ODT at the input when CKE is registered low (and tANPD before that) may be either RTT\_NOM or RTT\_PARK . tANPD is equal to (WL-1) and is counted backwards from PDE.



ODT timing for power down entry with ODT buffer disable mode

When exit from power down, along with CKE being registered high, ODT input signal must be re-driven and maintained low until tXP is met.



ODT timing for power down exit with ODT buffer disable mode

Publication Date: Sep. 2022 Revision: 1.0 213/294



# **Test Load for ODT Timings**

Different than for timing measurements, the reference load for ODT timings is defined in ODT Timing Reference Load figure.



**ODT Timing Reference Load** 

# **ODT Timing Definitions**

Definitions for tADC, tAONAS and tAOFAS are provided in ODT Timing Definitions table and subsequent figures. Measurement reference settings are provided in Reference Settings for ODT Timing Measurements table. tADC of Dynamic ODT case and Read Disable ODT case are represented by tADC of Direct ODT Control case.

# **ODT Timing Definitions**

| Symbol | Begin Point Definition                                                      | End Point Definition           | Figure                       | Note |
|--------|-----------------------------------------------------------------------------|--------------------------------|------------------------------|------|
| tADC   | Rising edge of CK_t,CK_c defined by the end point of DODTLoff               | Extrapolated point at VRTT_NOM | Definition of tADC at Direct |      |
|        | Rising edge of CK_t,CK_c defined by the end point of DODTLon                | Extrapolated point at VSSQ     | ODT Control                  |      |
|        | Rising edge of CK_t - CK_c defined by the end point of ODTLcnw              | Extrapolated point at VRTT_NOM | Definition of tADC at        |      |
|        | Rising edge of CK_t - CK_c defined by the end point of ODTLcwn4 or ODTLcwn8 | Extrapolated point at VSSQ     | Dynamic ODT<br>Control       |      |
| tAONAS | Rising edge of CK_t,CK_c with ODT being first registered high               | Extrapolated point at VSSQ     | Definition of tAOFAS and     |      |
| tAOFAS | Rising edge of CK_t,CK_c with ODT being first registered low                | Extrapolated point at VRTT_NOM | tAONAS                       |      |



# **Reference Settings for ODT Timing Measurements**

| Measured<br>Parameter | RTT_PARK | RTT_NOM | RTT_WR | Vsw1  | Vsw2  | Figure                                    | Note |
|-----------------------|----------|---------|--------|-------|-------|-------------------------------------------|------|
| tADC                  | Disable  | RZQ/7   | -      | 0.20V | 0.40V | Definition of tADC at Direct ODT Control  | 1,2  |
|                       | -        | RZQ/7   | Hi-Z   | 0.20V | 0.40V | Definition of tADC at Dynamic ODT Control | 1,3  |
| tAONAS                | Disable  | RZQ/7   | -      | 0.20V | 0.40V | Definition of tAOFAS and tAONAS           | 1,2  |
| tAOFAS                | Disable  | RZQ/7   | -      | 0.20V | 0.40V |                                           |      |

#### Note:

- 1. MR setting is as follows.
  - MR1 A10=1, A9=1, A8=1 (RTT\_NOM\_Setting)
  - MR5 A8=0 , A7=0, A6=0 (RTT\_PARK Setting)
  - MR2 A11=0, A10=1, A9=1 (RTT\_WR Setting)
- 2. ODT state change is controlled by ODT pin.
- 3. ODT state change is controlled by Write Command.



**Definition of tADC at Direct ODT Control** 

Publication Date: Sep. 2022 Revision: 1.0 215/294





**Definition of tADC at Dynamic ODT Control** 



**Definition of tAOFAS and tAONAS** 

Publication Date: Sep. 2022 Revision: 1.0 216/294



## **Absolute Maximum Ratings**

## **Absolute Maximum DC Ratings**

| Symbol                             | Parameter                                        | Rating      | Units | Note  |
|------------------------------------|--------------------------------------------------|-------------|-------|-------|
| VDD                                | Voltage on VDD pin relative to VSS               | -0.4 ~ 1.5  | V     | 1,3   |
| VDDQ                               | Voltage on VDDQ pin relative to VSS              | -0.4 ~ 1.5  | V     | 1,3   |
| VPP                                | Voltage on VPP pin relative to VSS               | -0.4 ~ 3.0  | V     | 4     |
| V <sub>IN</sub> , V <sub>OUT</sub> | Voltage on any pin except VREFCA relative to VSS | -0.4 ~ 1.5  | V     | 1,3,5 |
| T <sub>STG</sub>                   | Storage Temperature                              | -55 to +150 | °C    | 1,2   |

#### Note:

- 1. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability
- 2. Storage Temperature is the case surface temperature on the center/top side of the DRAM. For the measurement conditions, please refer to JESD51-2 standard.
- 3. VDD and VDDQ must be within 300 mV of each other at all times;and VREFCA must be not greater than 0.6 x VDDQ, When VDD and VDDQ are less than 500 mV; VREFCA may be equal to or less than 300 mV
- 4. VPP must be equal or greater than VDD/VDDQ at all times.
- 5. Overshoot area above 1.5V is specified.

## **AC & DC Operating Conditions**

#### **Recommended DC Operating Conditions**

| Cumbal | Parameter                 |       | Unit | Note |       |       |
|--------|---------------------------|-------|------|------|-------|-------|
| Symbol |                           | Min.  | Тур. | Max. | Offic | Note  |
| VDD    | Supply Voltage            | 1.14  | 1.2  | 1.26 | V     | 1,2,3 |
| VDDQ   | Supply Voltage for Output | 1.14  | 1.2  | 1.26 | V     | 1,2,3 |
| VPP    | Wordline supply voltage   | 2.375 | 2.5  | 2.75 | V     | 3     |

#### Note:

- 1. Under all conditions VDDQ must be less than or equal to VDD.
- 2. VDDQ tracks with VDD. AC parameters are measured with VDD and VDDQ tied together.
- 3. DC bandwidth is limited to 20MHz.

## **Recommended Operating Temperature Ranges**

| Parameter/ Condition   | Symbol            | Min | Max-Normal | Max-Extended |
|------------------------|-------------------|-----|------------|--------------|
| Commercial Temperature | T <sub>OPER</sub> | 0°C | 85°C       | 95°C         |

#### Note:

- 1. The operating temperature is the case surface temperature on the center-top side of the DDR4 device. For measurements conditions, refer to JESD51-2.
- 2. Max-Normal is the maximum limit when device is operating in the Normal Temperature Mode.
- 3. Max-Extended is the maximum limit when device is operating in the Extended Temperature Mode.
- 4. Support for the Industrial Temperature device rating by suppliers is optional. Refer to suppliers device specifications for information regarding Industrial Temperature support.

nics Technology Inc Publication Date : Sep. 2022 Revision : 1.0 217/294



## AC & DC Logic input levels for single-ended signals

## Single-ended AC & DC input levels for Command and Address

| Complete                  | Davamatan                             | DDR4-2                                        | I I m i 4                 | Nata |      |
|---------------------------|---------------------------------------|-----------------------------------------------|---------------------------|------|------|
| Symbol                    | Parameter                             | Min. Max.                                     |                           | Unit | Note |
| V <sub>IH.CA</sub> (DC65) | DC input logic high                   | V <sub>REFCA</sub> +<br>0.065 V <sub>DD</sub> |                           | V    |      |
| V <sub>IL.CA</sub> (DC65) | DC input logic low                    | V <sub>SS</sub>                               | V <sub>REFCA</sub> -0.065 | V    |      |
| V <sub>IH.CA</sub> (AC90) | AC input logic high                   | V <sub>REF</sub> + 0.09                       | Note 2                    | V    | 1    |
| V <sub>IL.CA</sub> (AC90) | AC input logic low                    | Note 2                                        | V <sub>REF</sub> - 0.09   | V    | 1    |
| V <sub>REFCA</sub> (DC)   | Reference Voltage for ADD, CMD inputs | 0.49*V <sub>DD</sub>                          | 0.51*V <sub>DD</sub>      | V    | 2,3  |

#### Note:

- 1. See "Overshoot and Undershoot Specifications".
- 2. The AC peak noise on V<sub>REFCA</sub> may not allow V<sub>REFCA</sub> to deviate from V<sub>REFCA(DC)</sub> by more than ± 1% V<sub>DD</sub> (for reference : approx. ± 12mV)
- 3. For reference : approx.  $V_{DD}/2 \pm 12mV$



## AC and DC Input Measurement Levels: VREF Tolerances

The DC-tolerance limits and ac-noise limits for the reference voltages  $V_{REFCA}$  is illustrated in Illustration of  $V_{REF(DC)}$  tolerance and  $V_{REF}$  AC-noise limits figure. It shows a valid reference voltage  $V_{REF}(t)$  as a function of time. ( $V_{REF}$  stands for  $V_{REFCA}$ ).

 $V_{REF(DC)}$  is the linear average of  $V_{REF}(t)$  over a very long period of time (e.g., 1 sec). This average has to meet the min/max requirement in Single-ended AC & DC input levels for Command and Address table. Furthermore  $V_{REF}(t)$  may temporarily deviate from  $V_{REF(DC)}$  by no more than  $\pm$  1%  $V_{DD}$ .



Illustration of  $V_{REF(DC)}$  tolerance and  $V_{REF}$  AC-noise limits

The voltage levels for setup and hold time measurements  $V_{IH(AC)}$ ,  $V_{IH(DC)}$ ,  $V_{IL(AC)}$  and  $V_{IL(DC)}$  are dependent on  $V_{REF}$ . " $V_{REF}$ " shall be understood as  $V_{REF(DC)}$ , as defined in Illustration of  $V_{REF(DC)}$  tolerance and  $V_{REF}$  AC-noise limits figure.

This clarifies, that DC-variations of  $V_{REF}$  affect the absolute voltage a signal has to reach to achieve a valid high or low level and therefore the time to which setup and hold is measured. System timing and voltage budgets need to account for  $V_{REF(DC)}$  deviations from the optimum position within the data-eye of the input signals.

This also clarifies that the DRAM setup/hold specification and derating values need to include time and voltage associated with  $V_{REF}$  AC-noise. Timing and voltage effects due to AC-noise on  $V_{REF}$  up to the specified limit (+/-1% of  $V_{DD}$ ) are included in DRAM timings and their associated deratings.

Publication Date: Sep. 2022 Revision: 1.0 219/294



## AC and DC Logic Input Levels for Differential Signals

## Differential signal definition



Definition of differential ac-swing and "time above ac-level" tDVAC

#### Note:

- 1. Differential signal rising edge from VIL.DIFF.MAX to VIH.DIFF.MIN must be monotonic slope.
- 2. Differential signal falling edge from VIH.DIFF.MIN to VIL.DIFF.MAX must be monotonic slope.

Publication Date: Sep. 2022 Revision: 1.0 220/294



## Differential swing requirements for clock (CK\_t - CK\_c)

## **Differential AC and DC Input Levels**

| Symbol                   | Parameter                  | DDR4-2666                                      |                                                   | DDR4                                           | llmit                                             | Note |      |
|--------------------------|----------------------------|------------------------------------------------|---------------------------------------------------|------------------------------------------------|---------------------------------------------------|------|------|
|                          | Farameter                  | Min.                                           | Max.                                              | Min.                                           | Max.                                              | Unit | Note |
| V <sub>IHdiff</sub>      | differential input high    | 135                                            | Note 3                                            | 110                                            | Note 3                                            | mV   | 1    |
| $V_{ILdiff}$             | differential input low     | Note 3                                         | -135                                              | Note 3                                         | -110                                              | mV   | 1    |
| V <sub>IHdiff</sub> (AC) | differential input high ac | 2 x (V <sub>IH</sub> (AC) - V <sub>REF</sub> ) | Note 3                                            | 2 x (V <sub>IH</sub> (AC) - V <sub>REF</sub> ) | Note 3                                            | ٧    | 2    |
| V <sub>ILdiff</sub> (AC) | differential input low ac  | Note 3                                         | 2 x (V <sub>IL</sub> (AC) -<br>V <sub>REF</sub> ) | Note 3                                         | 2 x (V <sub>IL</sub> (AC) -<br>V <sub>REF</sub> ) | V    | 2    |

#### Note:

- 1. Used to define a differential signal slew-rate.
- 2. for CK\_t CK\_c use V<sub>IH.CA</sub>/V<sub>IL.CA</sub>(AC) of ADD/CMD and V<sub>REFCA</sub>;
- 3. These values are not defined; however, the differential signals  $CK_t CK_c$ , need to be within the respective limits  $(V_{IH.CA}(DC) \max, V_{IL.CA}(DC) \min)$  for single-ended signals as well as the limitations for overshoot and undershoot.

## Allowed time before ringback (tDVAC) for CK\_t - CK\_c

| Symbol | tDVAC [ps] @  V <sub>IH/Ldiff</sub> (AC)  = 200mV |      |  |  |
|--------|---------------------------------------------------|------|--|--|
| Oymbor | Min.                                              | Max. |  |  |
| > 4.0  | 120                                               | -    |  |  |
| 4.0    | 115                                               | -    |  |  |
| 3.0    | 110                                               | -    |  |  |
| 2.0    | 105                                               | -    |  |  |
| 1.8    | 100                                               | -    |  |  |
| 1.6    | 95                                                | -    |  |  |
| 1.4    | 90                                                | -    |  |  |
| 1.2    | 85                                                | -    |  |  |
| 1.0    | 80                                                | -    |  |  |
| < 1.0  | 80                                                | -    |  |  |



## Single-ended requirements for differential signals

Each individual component of a differential signal (CK\_t, CK\_c) has also to comply with certain requirements for single-ended signals.

CK\_t and CK\_c have to approximately reach VSEHmin / VSELmax (approximately equal to the ac-levels (V<sub>IH.CA</sub>(AC) / V<sub>IL.CA</sub>(AC) ) for ADD/CMD signals) in every half-cycle.

Note that the applicable ac-levels for ADD/CMD might be different per speed-bin etc. E.g., if Different value than  $V_{IH.CA}(AC100)/V_{IL.CA}(AC100)$  is used for ADD/CMD signals, then these ac-levels apply also for the single-ended signals CK\_t and CK\_c



Single-ended requirement for differential signals

Note that, while ADD/CMD signal requirements are with respect to VrefCA, the single-ended components of differential signals have a requirement with respect to VDD / 2; this is nominally the same. The transition of single-ended signals through the ac-levels is used to measure setup time. For single-ended components of differential signals the requirement to reach VSELmax, VSEHmin has no bearing on timing, but adds a restriction on the common mode characteristics of these signals.

#### Single-ended levels for CK t, CK c

| Complete  | Dovementor                              | DDR4-2666         |                   | DDR4-3200         |                    | IImit | Note |
|-----------|-----------------------------------------|-------------------|-------------------|-------------------|--------------------|-------|------|
| Symbol    | Parameter                               | Min.              | Max.              | Min.              | Max.               | Unit  | Note |
| $V_{SEH}$ | Single-ended high-level for CK_t , CK_c | (VDD/2)<br>+0.095 | Note3             | (VDD/2)<br>+0.085 | Note3              | V     | 1, 2 |
| $V_{SEL}$ | Single-ended low-level for CK_t , CK_c  | Note3             | (VDD/2)<br>-0.095 | Note3             | (VDD/2)<br>- 0.085 | V     | 1, 2 |

#### Note:

- 1. For CK\_t CK\_c use V<sub>IH.CA</sub>/V<sub>IL.CA</sub>(AC) of ADD/CMD;
- 2. V<sub>IH</sub>(AC)/V<sub>IL</sub>(AC) for ADD/CMD is based on V<sub>REFCA</sub>;
- 3. These values are not defined, however the single-ended signals  $CK_t CK_c$  need to be within the respective limits  $(V_{IH.CA}(DC) \max, V_{IL.CA}(DC) \min)$  for single-ended signals as well as the limitations for overshoot and undershoot.

Publication Date: Sep. 2022 Revision: 1.0 222/294



## Address, Command and Control Overshoot and Undershoot specifications

## AC overshoot/undershoot specification for Address, Command and Control pins

| Parameter                                                                          | Symbol            | DDR4- 2666/3200 | Unit | Note |  |  |  |
|------------------------------------------------------------------------------------|-------------------|-----------------|------|------|--|--|--|
| Maximum peak amplitude above V <sub>AOS</sub>                                      | V <sub>AOSP</sub> | 0.06            | V    |      |  |  |  |
| Upper boundary of overshoot area A <sub>AOS1</sub>                                 | V <sub>AOS</sub>  | VDD + 0.24      | V    | 1    |  |  |  |
| Maximum peak amplitude allowed for undershoot                                      | V <sub>AUS</sub>  | 0.30            | V    |      |  |  |  |
| Maximum overshoot area per 1 tCK above V <sub>AOS</sub>                            | A <sub>AOS2</sub> | 0.0055          | V    |      |  |  |  |
| Maximum overshoot area per 1 tCK between VDD and V <sub>AOS</sub>                  | A <sub>AOS1</sub> | 0.1699          | V    |      |  |  |  |
| Maximum undershoot area per 1 tCK below VSS                                        | A <sub>AUS</sub>  | 0.1762          | V    |      |  |  |  |
| (A0-A13,A17,BG0-BG1,BA0-BA1,ACT_n,RAS_n/A16,CAS_n/A15,WE_n/A14,CS_n,CKE,ODT,C2-C0) |                   |                 |      |      |  |  |  |

**Note:** The value of  $V_{AOS}$  matches VDD absolute max as defined in Absolute Maximum DC Ratings table if VDD equals VDD max as defined in Recommended DC Operating Conditions table. If VDD is above the recommended operating conditions,  $V_{AOS}$  remains at VDD absolute max as defined in Absolute Maximum DC Ratings table.



Address, Command and Control Overshoot and Undershoot Definition

Publication Date: Sep. 2022 Revision: 1.0 223/294



## AC overshoot/undershoot specification for Clock

| Parameter                                              | Symbol            | DDR4- 2666/3200 | Unit | Note |
|--------------------------------------------------------|-------------------|-----------------|------|------|
| Maximum peak amplitude above V <sub>COS</sub>          | V <sub>COSP</sub> | 0.06            | V    |      |
| Upper boundary of overshoot area A <sub>DOS1</sub>     | V <sub>COS</sub>  | VDD + 0.24      | V    | 1    |
| Maximum peak amplitude allowed for undershoot          | V <sub>CUS</sub>  | 0.30            | V    |      |
| Maximum overshoot area per 1 UI above V <sub>COS</sub> | A <sub>COS2</sub> | 0.0025          | V-ns |      |
| Maximum overshoot area per 1 UI between VDD and VDOS   | A <sub>COS1</sub> | 0.0750          | V-ns |      |
| Maximum undershoot area per 1 UI below VSS             | A <sub>CUS</sub>  | 0.0762          | V-ns |      |
| (CK_t, CK_c)                                           |                   |                 | •    |      |

**Note:** The value of  $V_{COS}$  matches VDD absolute max as defined in Absolute Maximum DC Ratings table if VDD equals VDD max as defined in Recommended DC Operating Conditions table. If VDD is above the recommended operating conditions,  $V_{COS}$  remains at VDD absolute max as defined in Absolute Maximum DC Ratings table.



**Clock Overshoot and Undershoot Definition** 

Publication Date: Sep. 2022 Revision: 1.0 224/294



## AC overshoot/undershoot specification for Data, Strobe and Mask

| Parameter                                                                       | Symbol            | DDR4- 2666/3200         | Unit | Note |
|---------------------------------------------------------------------------------|-------------------|-------------------------|------|------|
| Maximum peak amplitude above V <sub>DOS</sub>                                   | $V_{DOSP}$        | 0.16                    | V    |      |
| Upper boundary of overshoot area A <sub>DOS1</sub>                              | $V_{DOS}$         | V <sub>DDQ</sub> + 0.24 | V    | 1    |
| Lower boundary of undershoot area A <sub>DUS1</sub>                             | V <sub>DUS</sub>  | 0.30                    | V    | 2    |
| Maximum peak amplitude below V <sub>DUS</sub>                                   | V <sub>DUSP</sub> | 0.10                    | V    |      |
| Maximum overshoot area per 1 UI above V <sub>DOS</sub>                          | A <sub>DOS2</sub> | 0.0100                  | V-ns |      |
| Maximum overshoot area per 1 UI between $V_{\text{DDQ}}$ and $V_{\text{DOS}}$   | A <sub>DOS1</sub> | 0.0700                  | V-ns |      |
| Maximum undershoot area per 1 UI between V <sub>SSQ</sub> and V <sub>DUS1</sub> | A <sub>DUS1</sub> | 0.0700                  | V-ns |      |
| Maximum undershoot area per 1 UI below V <sub>DUS</sub>                         | A <sub>DUS2</sub> | 0.0100                  | V-ns |      |
| (DQ, DQS_t, DQS_c, DM_n, DBI_n)                                                 |                   |                         | •    |      |

#### Note:

- The value of V<sub>DOS</sub> matches (V<sub>IN</sub>, V<sub>OUT</sub>) max as defined in Absolute Maximum DC Ratings table if V<sub>DDQ</sub> equals V<sub>DDQ</sub> max as defined in Recommended DC Operating Conditions table. If V<sub>DDQ</sub> is above the recommended operating conditions, V<sub>DOS</sub> remains at (V<sub>IN</sub>, V<sub>OUT</sub>) max as defined in Absolute Maximum DC Ratings table.
- 2. The value of V<sub>DUS</sub> matches (V<sub>IN</sub>, V<sub>OUT</sub>) min as defined in Absolute Maximum DC Ratings table.



Data, Strobe and Mask Overshoot and Undershoot Definition

Publication Date: Sep. 2022 Revision: 1.0 225/294



## Slew Rate Definitions for Differential Input Signals (CK)

Input slew rate for differential signals (CK\_t, CK\_c) are defined and measured as shown in Differential Input Slew Rate Definition table and Differential Input Slew Rate Definition for CK\_t, CK\_c figure.

## **Differential Input Slew Rate Definition**

| Description                                                | Meas                   | sured                  | Defined by                                                       |  |
|------------------------------------------------------------|------------------------|------------------------|------------------------------------------------------------------|--|
| Description                                                | from                   | to                     | Defined by                                                       |  |
| Differential input slew rate for rising edge(CK_t - CK_c)  | V <sub>ILdiffmax</sub> | $V_{IHdiffmin}$        | [V <sub>IHdiffmin</sub> - V <sub>ILdiffmax</sub> ] / DeltaTRdiff |  |
| Differential input slew rate for falling edge(CK_t - CK_c) | $V_{IHdiffmin}$        | V <sub>ILdiffmax</sub> | V <sub>IHdiffmin</sub> - V <sub>ILdiffmax</sub> ] / DeltaTFdiff  |  |

**Note:** The differential signal (i,e.,CK\_t - CK\_c) must be linear between these thresholds.



Differential Input Slew Rate Definition for CK\_t, CK\_c

Publication Date: Sep. 2022 Revision: 1.0 226/294



## Slew Rate Definition for Single-ended Input Signals (CMD/ADD)



Single-ended Input Slew Rate definition for CMD and ADD

#### Note:

- 1. Single-ended input slew rate for rising edge = {  $V_{IHCA(AC)Min} V_{ILCA(DC)Max}$ } / Delta TR single
- 2. Single-ended input slew rate for falling edge =  $\{V_{IHCA(DC)Min} V_{ILCA(AC)Max}\}$  / Delta TF single
- 3. Single-ended signal rising edge from  $V_{\text{ILCA(DC)Max}}$  to  $V_{\text{IHCA(DC)Min}}$  must be monotonic slope.
- 4. Single-ended signal falling edge from  $V_{IHCA(DC)Min}$  to  $V_{ILCA(DC)Max}$  must be monotonic slope.

Publication Date: Sep. 2022 Revision: 1.0 227/294



## **Differential Input Cross Point Voltage**

To guarantee tight setup and hold times as well as output skew parameters with respect to clock, each cross point voltage of differential input signals (CK\_t, CK\_c) must meet the requirements in Cross point voltage for differential input signals (CK) table. The differential input cross point voltage VIX is measured from the actual cross point of true and complement signals to the midlevel between of VDD and VSS.



Vix Definition (CK)

## Cross point voltage for differential input signals (CK)

| Symbol           | Parameter                                                                     | DDR4-2666/3200           |                                                |                                                |                          |  |  |
|------------------|-------------------------------------------------------------------------------|--------------------------|------------------------------------------------|------------------------------------------------|--------------------------|--|--|
| Symbol Parameter |                                                                               | n                        | nin                                            | max                                            |                          |  |  |
| -                | Area of VSEH, VSEL                                                            | VSEL <<br>VDD/2 - 145 mV | VDD/2 - 145 mV<br>=< VSEL =<<br>VDD/2 - 100 mV | VDD/2 + 100 mV<br>=< VSEH =< VDD/2<br>+ 145 mV | VDD/2 + 145 mV<br>< VSEH |  |  |
| VIX(CK)          | Differential Input Cross<br>Point Voltage relative to<br>VDD/2 for CK_t, CK_c | -110 mV                  | - ( VDD/2 - VSEL )<br>+ 30 mV                  | ( VSEH - VDD/2 )<br>- 30 mV                    | 110 mV                   |  |  |

Publication Date: Sep. 2022 Revision: 1.0 228/294



## **CMOS** rail to rail Input Levels

### CMOS rail to rail Input Levels for RESET\_n

| Parameter             | Symbol        | Min     | Max     | Unit | Note |
|-----------------------|---------------|---------|---------|------|------|
| AC Input High Voltage | VIH(AC)_RESET | 0.8*VDD | VDD     | V    | 6    |
| DC Input High Voltage | VIH(DC)_RESET | 0.7*VDD | VDD     | V    | 2    |
| DC Input Low Voltage  | VIL(DC)_RESET | VSS     | 0.3*VDD | V    | 1    |
| AC Input Low Voltage  | VIL(AC)_RESET | VSS     | 0.2*VDD | V    | 7    |
| Rising time           | TR_RESET      | -       | 1.0     | us   | 4    |
| RESET pulse width     | tPW_RESET     | 1.0     | -       | us   | 3,5  |

#### Note:

- 1. After RESET\_n is registered LOW, RESET\_n level shall be maintained below VIL(DC)\_RESET during tPW\_RESET, otherwise, SDRAM may not be reset.
- 2. Once RESET\_n is registered HIGH, RESET\_n level must be maintained above VIH(DC)\_RESET, otherwise, SDRAM operation will not be guaranteed until it is reset asserting RESET\_n signal LOW.
- 3. RESET is destructive to data contents.
- 4. No slope reversal (ringback) requirement during its level transition from Low to High.
- 5. This definition is applied only "Reset Procedure at Power Stable".
- 6. Overshoot might occur. It should be limited by the Absolute Maximum DC Ratings.
- 7. Undershoot might occur. It should be limited by Absolute Maximum DC Ratings



RESET\_n Input Slew Rate Definition

Publication Date: Sep. 2022 Revision: 1.0 229/294



## AC and DC Logic Input Levels for DQS Signals

## Differential signal definition



**Definition of differential DQS Signal AC-swing Level** 

## Differential swing requirements for DQS (DQS\_t - DQS\_c)

## Differential AC and DC Input Levels for DQS

| 0           | Barranatar            | DDR4-2666 |       | DDR4-3200 |       | 1124 | Nete |
|-------------|-----------------------|-----------|-------|-----------|-------|------|------|
| Symbol      | Parameter             | Min       | Max   | Min       | Max   | Unit | Note |
| VIHDiffPeak | VIH.DIFF.Peak Voltage | 150       | Note2 | 140       | Note2 | mV   | 1    |
| VILDiffPeak | VIL.DIFF.Peak Voltage | Note2     | -150  | Note2     | -140  | mV   | 1    |

## Note:

- 1. Used to define a differential signal slew-rate.
- 2. These values are not defined; however, the differential signals DQS\_t DQS\_c, need to be within the respective limits Overshoot, Undershoot Specification for single-ended signals.



## Peak voltage calculation method

The peak voltage of Differential DQS signals are calculated in a following equation.

VIH.DIFF.Peak Voltage = Max(f(t))
VIL.DIFF.Peak Voltage = Min(f(t))
f(t) = VDQS\_t - VDQS\_c

The Max(f(t)) or Min(f(t)) used to determine the midpoint which to reference the +/-35% window of the exempt non-monotonic signaling shall be the smallest peak voltage observed in all UIs.



Definition of differential DQS Peak Voltage and rage of exempt non-monotonic signaling

Publication Date: Sep. 2022 Revision: 1.0 231/294



## **Differential Input Cross Point Voltage**

To achieve tight RxMask input requirements as well as output skew parameters with respect to strobe, the cross point voltage of differential input signals (DQS\_t, DQS\_c) must meet the requirements in Cross point voltage for DQS differential input signals table. The differential input cross point voltage VIX\_DQS (VIX\_DQS\_FR and VIX\_DQS\_RF) is measured from the actual cross point of DQS\_t, DQS\_c relative to the VDQSmid of the DQS\_t and DQS\_c signals.

VDQSmid is the midpoint of the minimum levels achieved by the transitioning DQS\_t and DQS\_c signals, and noted by VDQS\_trans. VDQS\_trans is the difference between the lowest horizontal tangent above VDQSmid of the transitioning DQS signals and the highest horizontal tangent below VDQSmid of the transitioning DQS signals.

A non-monotonic transitioning signal's ledge is exempt or not used in determination of a horizontal tangent provided the said ledge occurs within +/- 35% of the midpoint of either VIH.DIFF.Peak Voltage (DQS\_t rising) or VIL.DIFF.Peak Voltage (DQS\_c rising), refer to Definition of differential DQS Peak Voltage and rage of exempt non-monotonic signaling figure. A secondary horizontal tangent resulting from a ring-back transition is also exempt in determination of a horizontal tangent. That is, a falling transition's horizontal tangent is derived from its negative slope to zero slope transition (point A in Vix Definition (DQS) figure) and a ring-back's horizontal tangent derived from its positive slope to zero slope transition (point B in Vix Definition (DQS) figure) is not a valid horizontal tangent; and a ring-back's horizontal tangent derived from its positive slope to zero slope transition (point C in Vix Definition (DQS) figure) and a ring-back's horizontal tangent derived from its negative slope to zero slope transition (point D in Vix Definition (DQS) figure) is not a valid horizontal tangent.



Vix Definition (DQS)

Publication Date: Sep. 2022 Revision: 1.0 232/294



## Cross point voltage for DQS differential input signals

| Symbol           | Parameter                                                                              | DDR4-26 | 666/3200            | Unit  | Note    |
|------------------|----------------------------------------------------------------------------------------|---------|---------------------|-------|---------|
| Symbol           | Farameter                                                                              | Min     | Max                 | Oille | Note    |
| Vix_DQS_ratio    | DQS_t and DQS_c crossing relative to the midpoint of the DQS_t and DQS_c signal swings | -       | 25                  | %     | 1, 2    |
| VDQSmid_to_Vcent | VDQSmid offset relative to Vcent_DQ(midpoint)                                          | -       | Min<br>(VIHdiff,50) | mV    | 3, 4, 5 |

#### Note:

- 1. Vix\_DQS\_Ratio is DQS VIX crossing (Vix\_DQS\_FR or Vix\_DQS\_RF) divided by VDQS\_trans. VDQS\_trans is the difference between the lowest horizontal tangent above VDQSmid of the transitioning DQS signals and the highest horizontal tangent below VDQSmid of the transitioning DQS signals.
- 2. VDQSmid will be similar to the VREFDQ internal setting value obtained during Vref Training if the DQS and DQs drivers and paths are matched.
- 3. The maximum limit shall not exceed the smaller of VIHdiff minimum limit or 50mV.
- 4. VIX measurements are only applicable for transitioning DQS\_t and DQS\_c signals when toggling data, preamble and high-z states are not applicable conditions.
- 5. The parameter VDQSmid is defined for simulation and ATE testing purposes, it is not expected to be tested in a system.

## **Differential Input Slew Rate Definition**

Input slew rate for differential signals (DQS\_t, DQS\_c) are defined and measured as shown in Vix Definition (DQS) figure & Differential Input Slew Rate Definition for DQS\_t, DQS\_c figure.



## Differential Input Slew Rate Definition for DQS\_t, DQS\_c

#### Note:

- 1. Differential signal rising edge from VILDiff\_DQS to VIHDiff\_DQS must be monotonic slope.
- 2. Differential signal falling edge from VIHDiff\_DQS to VILDiff\_DQS must be monotonic slope.

Publication Date: Sep. 2022 Revision: 1.0 233/294



## Differential Input Slew Rate Definition for DQS\_t, DQS\_c

| Description                                                   | Mea         | sured       | Defined by                             |
|---------------------------------------------------------------|-------------|-------------|----------------------------------------|
| Description                                                   | from        | to          | Defined by                             |
| Differential input slew rate for rising edge (DQS_t - DQS_c)  | VILDiff_DQS | VIHDiff_DQS | VILDiff_DQS - VIHDiff_DQS /DeltaTRdiff |
| Differential input slew rate for falling edge (DQS_t - DQS_c) | VIHDiff_DQS | VILDiff_DQS | VILDiff_DQS - VIHDiff_DQS /DeltaTFdiff |

## Differential Input Level for DQS\_t, DQS\_c

| Complete    | Devementer              | DDR4-2666 |      | DDR4-3200 |      | l lm:4 | Note |
|-------------|-------------------------|-----------|------|-----------|------|--------|------|
| Symbol      | Parameter               | Min.      | Max. | Min.      | Max. | Unit   | Note |
| VIHDiff_DQS | Differential Input High | 130       | -    | 110       | -    | mV     |      |
| VILDiff_DQS | Differential Input Low  | -         | -130 | -         | -110 | mV     |      |

## Differential Input Slew Rate for DQS\_t, DQS\_c

| Combal  | Baramatar                    | DDR4-26 | l lm!s | Note |      |
|---------|------------------------------|---------|--------|------|------|
| Symbol  | Parameter                    | Min.    | Max.   | Unit | Note |
| SRIdiff | Differential Input Slew Rate | 2.5     | 18     | V/ns |      |

Publication Date: Sep. 2022 Revision: 1.0 234/294



## **AC and DC output Measurement levels**

## **Output Driver DC Electrical Characteristics**

The DDR4 driver supports two different Ron values. These Ron values are referred as strong (low Ron) and weak mode (high Ron). A functional representation of the output buffer is shown in the figure below. Output driver impedance RON is defined as follows:

The individual pull-up and pull-down resistors (RON<sub>Pu</sub> and RON<sub>Pd</sub>) are defined as follows:

| DOM                 | VDDQ-Vout | and an the sendition that DON is att              |
|---------------------|-----------|---------------------------------------------------|
| RON <sub>Pu</sub> = | I out     | under the condition that RON <sub>Pd</sub> is off |
|                     |           |                                                   |
| PON -               | Vout      | under the condition that RON <sub>Pu</sub> is off |
| RON <sub>Pd</sub> = | I out     | under the condition that RON <sub>Pu</sub> is on  |



**Output driver** 

Publication Date: Sep. 2022 Revision: 1.0 235/294



# Output Driver DC Electrical Characteristics, assuming RZQ = 240ohm; entire operating temperature range; after proper ZQ calibration

| RON <sub>NOM</sub>                             | Resistor | Vout             | Min  | Nom | Max  | Unit  | Note    |
|------------------------------------------------|----------|------------------|------|-----|------|-------|---------|
|                                                |          | VOLdc= 0.5*VDDQ  | 0.73 | 1   | 1.1  | RZQ/7 | 1,2     |
|                                                | RON34Pd  | VOMdc= 0.8* VDDQ | 0.83 | 1   | 1.1  | RZQ/7 | 1,2     |
| 34Ω                                            |          | VOHdc= 1.1* VDDQ | 0.83 | 1   | 1.25 | RZQ/7 | 1,2     |
| 3412                                           |          | VOLdc= 0.5* VDDQ | 0.9  | 1   | 1.25 | RZQ/7 | 1,2     |
|                                                | RON34Pu  | VOMdc= 0.8* VDDQ | 0.9  | 1   | 1.1  | RZQ/7 | 1,2     |
|                                                |          | VOHdc= 1.1* VDDQ | 0.8  | 1   | 1.1  | RZQ/7 | 1,2     |
|                                                | RON48Pd  | VOLdc= 0.5*VDDQ  | 0.73 | 1   | 1.1  | RZQ/5 | 1,2     |
|                                                |          | VOMdc= 0.8* VDDQ | 0.83 | 1   | 1.1  | RZQ/5 | 1,2     |
| 48Ω                                            |          | VOHdc= 1.1* VDDQ | 0.83 | 1   | 1.25 | RZQ/5 | 1,2     |
| 4012                                           |          | VOLdc= 0.5* VDDQ | 0.9  | 1   | 1.25 | RZQ/5 | 1,2     |
|                                                | RON48Pu  | VOMdc= 0.8* VDDQ | 0.9  | 1   | 1.1  | RZQ/5 | 1,2     |
|                                                |          | VOHdc= 1.1* VDDQ | 0.8  | 1   | 1.1  | RZQ/5 | 1,2     |
| Mismatch between pull-up and pull-down, MMPuPd |          | VOMdc= 0.8* VDDQ | 10   | -   | 23   | %     | 1,2,4,3 |
| Mismatch DQ-D0 variation pull-up,              |          | VOMdc= 0.8* VDDQ | -    | -   | 10   | %     | 1,2,4   |
| Mismatch DQ-D0 variation pull-dn,              | ,        | VOMdc= 0.8* VDDQ | -    | -   | 10   | %     | 1,2,4   |

### Note:

- 1. The tolerance limits are specified after calibration with stable voltage and temperature. For the behavior of the tolerance limits if temperature or voltage changes after calibration, see following section on voltage and temperature sensitivity(TBD).
- 2. Pull-up and pull-dn output driver impedances are recommended to be calibrated at 0.8 \* VDDQ. Other calibration schemes may be used to achieve the linearity spec shown above, e.g., calibration at 0.5 \* VDDQ and 1.1 \* VDDQ.
- 3. Measurement definition for mismatch between pull-up and pull-down, MMPuPd : Measure RONPu and RONPD both at 0.8\*VDD separately;Ronnom is the nominal Ron value

$$MMPuPd = \frac{RONPu - RONPd}{RONNOM} *100$$

4. RON variance range ratio to RON Nominal value in a given component, including DQS\_t and DQS\_c.

| MMPudd =    | RONPuMax - RONPuMin | *100 |
|-------------|---------------------|------|
| WiWiFudu =  | RONNOM              | 100  |
|             |                     |      |
| MMPddd =    | RONPdMax -RONPdMin  | *100 |
| WIWIF ddd = | RONNOM              | 100  |

5. This parameter of x16 device is specified for Upper byte and Lower byte.

Publication Date: Sep. 2022 Revision: 1.0 236/294



## Alert\_n output Drive Characteristic

A functional representation of the output buffer is shown in the figure below. Output driver impedance RON is defined as follows:





**Functional Representation of the Output Buffer** 

## **Output Driver Impedance**

| Resistor | Vout                          | Min | Max | Unit | Note |
|----------|-------------------------------|-----|-----|------|------|
|          | V <sub>OLdc</sub> = 0.1* VDDQ | 0.3 | 1.2 | 34Ω  | 1    |
| $RON_Pd$ | V <sub>OMdc</sub> = 0.8* VDDQ | 0.4 | 1.2 | 34Ω  | 1    |
|          | V <sub>OHdc</sub> = 1.1* VDDQ | 0.4 | 1.4 | 34Ω  | 1    |

#### Note:

1. VDDQ voltage is at VDDQ DC. VDDQ DC definition is tbd.

Publication Date: Sep. 2022 Revision: 1.0 237/294



## **Output Driver Characteristic of Connectivity Test (CT) Mode**

Following Output driver impedance RON will be applied Test Output Pin during Connectivity Test (CT) Mode. The individual pull-up and pull-down resistors (RONPu\_CT and RONPd\_CT) are defined as follows:

| $RON_{Pu\_CT} =$       | $V_{DDQ}$ - $V_{OUT}$ |
|------------------------|-----------------------|
| KONPu_C1 =             | l lout l              |
|                        |                       |
| RON <sub>Pd_CT</sub> = | V <sub>OUT</sub>      |
|                        | l lout l              |



**Output Driver** 

## RONPu\_CT and RONPd\_CT

| RON <sub>NOM_CT</sub> | Resistor             | Vout                            | Max | Unit | Note |
|-----------------------|----------------------|---------------------------------|-----|------|------|
|                       |                      | $VOB_{dc} = 0.2 \times V_{DDQ}$ | 1.9 | 34Ω  | 1    |
|                       | DON                  | $VOL_{dc} = 0.5 \times V_{DDQ}$ | 2.0 | 34Ω  | 1    |
| 34Ω —                 | RON <sub>Pd_CT</sub> | $VOM_{dc} = 0.8 \times V_{DDQ}$ | 2.2 | 34Ω  | 1    |
|                       |                      | $VOH_{dc} = 1.1 \times V_{DDQ}$ | 2.5 | 34Ω  | 1    |
|                       | RON <sub>Pu_CT</sub> | $VOB_{dc} = 0.2 \times V_{DDQ}$ | 2.5 | 34Ω  | 1    |
|                       |                      | $VOL_{dc} = 0.5 \times V_{DDQ}$ | 2.2 | 34Ω  | 1    |
|                       |                      | $VOM_{dc} = 0.8 \times V_{DDQ}$ | 2.0 | 34Ω  | 1    |
|                       |                      | $VOH_{dc} = 1.1 \times V_{DDQ}$ | 1.9 | 34Ω  | 1    |

#### Note:

 Connectivity test mode uses un-calibrated drivers, showing the full range over PVT. No mismatch between pull up and pull down is defined.

Publication Date: Sep. 2022 Revision: 1.0 238/294



## Single-ended AC & DC Output Levels

## Single-ended AC & DC output levels

| Symbol               | Parameter                                                 | DDR4-2666/3200                  | Unit | Note |
|----------------------|-----------------------------------------------------------|---------------------------------|------|------|
| V <sub>OH</sub> (DC) | DC output high measurement level (for IV curve linearity) | 1.1 x V <sub>DDQ</sub>          | V    |      |
| V <sub>OM</sub> (DC) | DC output mid measurement level (for IV curve linearity)  | 0.8 x V <sub>DDQ</sub>          | V    |      |
| V <sub>OL</sub> (DC) | DC output low measurement level (for IV curve linearity)  | 0.5 x V <sub>DDQ</sub>          | V    |      |
| V <sub>OH</sub> (AC) | AC output high measurement level (for output SR)          | (0.7 + 0.15) x V <sub>DDQ</sub> | V    | 1    |
| V <sub>OL</sub> (AC) | AC output low measurement level (for output SR)           | (0.7 - 0.15) x V <sub>DDQ</sub> | V    | 1    |

#### Note:

#### Differential AC & DC output levels

| Symbol                   | Parameter                                                     | DDR4-2666/3200          | Unit | Note |
|--------------------------|---------------------------------------------------------------|-------------------------|------|------|
| V <sub>OHdiff</sub> (AC) | AC differential output high measurement level (for output SR) | +0.3 x V <sub>DDQ</sub> | V    | 1    |
| V <sub>OLdiff</sub> (AC) | AC differential output low measurement level (for output SR)  | -0.3 x V <sub>DDQ</sub> | V    | 1    |

#### Note:

<sup>1.</sup> The swing of  $\pm$  0.15 × V<sub>DDQ</sub> is based on approximately 50% of the static single-ended output peak-to-peak swing with a driver impedance of RZQ/ $7\Omega$  and an effective test load of  $50\Omega$  to V<sub>TT</sub> = V<sub>DDQ</sub>.

<sup>1.</sup> The swing of  $\pm$  0.3  $\times$  V<sub>DDQ</sub> is based on approximately 50% of the static differential output peak-to-peak swing with a driver impedance of RZQ/  $7\Omega$  and an effective test load of  $50\Omega$  to V<sub>TT</sub> = V<sub>DDQ</sub> at each of the differential outputs.



## Single-ended Output Slew Rate

With the reference load for timing measurements, output slew rate for falling and rising edges is defined and measured between  $V_{OL(AC)}$  and  $V_{OH(AC)}$  for single ended signals as shown in Single-ended output slew rate definition table and Single-ended Output Slew Rate Definition figure.

#### Single-ended output slew rate definition

| Description                                    | Meas                 | sured                | Defined by                                               |  |
|------------------------------------------------|----------------------|----------------------|----------------------------------------------------------|--|
| Description                                    | from                 | to                   | Defined by                                               |  |
| Single ended output slew rate for rising edge  | V <sub>OL(</sub> AC) | V <sub>OH</sub> (AC) | [V <sub>OH</sub> (AC)-V <sub>OL</sub> (AC)] / Delta TRse |  |
| Single ended output slew rate for falling edge | V <sub>OH</sub> (AC) | V <sub>OL</sub> (AC) | [V <sub>OH</sub> (AC)-V <sub>OL</sub> (AC)] / Delta TFse |  |

Note: Output slew rate is verified by design and characterization, and may not be subject to production test.



Single-ended Output Slew Rate Definition

## Single-ended output slew rate

| Parameter                     | Symbol   | DDR4-26 | Unit |      |  |
|-------------------------------|----------|---------|------|------|--|
| raiametei                     | Syllibol | Min     | Max  | Onit |  |
| Single ended output slew rate | SRQse    | 4       | 9    | V/ns |  |

Description: SR: Slew Rate

Q: Query Output (like in DQ, which stands for Data-in, Query-Output)

se: Single-ended Signals For Ron = RZQ/7 setting

Note: 1 In two cases, a maximum slew rate of 12 V/ns applies for a single DQ signal within a byte lane.

-Case 1 is defined for a single DQ signal within a byte lane which is switching into a certain direction (either from high to low or low to high) while all remaining DQ signals in the same byte lane are static (i.e., they stay at either high or low).

-Case 2 is defined for a single DQ signal within a byte lane which is switching into a certain direction (either from high to low or low to high) while all remaining DQ signals in the same byte lane are switching into the opposite direction (i.e., from low to high or high to low respectively). For the remaining DQ signal switching into the opposite direction, the regular maximum limit of 9 V/ns applies



## **Differential Output Slew Rate**

With the reference load for timing measurements, output slew rate for falling and rising edges is defined and measured between VOLdiff(AC) and VOHdiff(AC) for differential signals as shown in Differential output slew rate definition table and Differential Output Slew Rate Definition figure.

## Differential output slew rate definition

| Description                                    | Measured                 |                          | Defined by                                                         |  |
|------------------------------------------------|--------------------------|--------------------------|--------------------------------------------------------------------|--|
| Description                                    | from                     | to                       | Defined by                                                         |  |
| Differential output slew rate for rising edge  | V <sub>OLdiff</sub> (AC) | V <sub>OHdiff</sub> (AC) | [VoHdiff(AC)-VoLdiff(AC)] / Delta TRdiff                           |  |
| Differential output slew rate for falling edge | V <sub>OHdiff</sub> (AC) | V <sub>OLdiff</sub> (AC) | [V <sub>OHdiff</sub> (AC)-V <sub>OLdiff</sub> (AC)] / Delta TFdiff |  |

Note: Output slew rate is verified by design and characterization, and may not be subject to production test.



**Differential Output Slew Rate Definition** 

## Differential output slew rate

| Parameter                     | Symbol   | DDR4-26 | Unit |       |  |
|-------------------------------|----------|---------|------|-------|--|
| raiailletei                   | Syllibol | Min     | Max  | Oilit |  |
| Differential output slew rate | SRQdiff  | 8       | 18   | V/ns  |  |

Description: SR: Slew Rate

Q: Query Output (like in DQ, which stands for Data-in, Query-Output)

diff: Differential Signals For Ron = RZQ/7 setting



## Single-ended AC & DC Output Levels of Connectivity Test Mode

Following output parameters will be applied for DDR4 SDRAM Output Signal during Connectivity Test Mode.

## Single-ended AC & DC output levels of Connectivity Test Mode

| Symbol              | Parameter                                                  | DDR4-2666/3200     | Unit | Note |
|---------------------|------------------------------------------------------------|--------------------|------|------|
| V <sub>OH(DC)</sub> | DC output high measurement level (for IV curve linearity)  | 1.1 x VDDQ         | V    |      |
| $V_{OM(DC)}$        | DC output mid measurement level (for IV curve linearity)   | 0.8 x VDDQ         | V    |      |
| V <sub>OL(DC)</sub> | DC output low measurement level (for IV curve linearity)   | 0.5 x VDDQ         | V    |      |
| V <sub>OB(DC)</sub> | DC output below measurement level (for IV curve linearity) | 0.2 x VDDQ         | V    |      |
| V <sub>OH(AC)</sub> | AC output high measurement level (for output SR)           | VTT + (0.1 x VDDQ) | V    | 1    |
| V <sub>OL(AC)</sub> | AC output below measurement level (for output SR)          | VTT - (0.1 x VDDQ) | V    | 1    |

#### Note:

1. The effective test load is  $50\Omega$  terminated by VTT = 0.5 \* VDDQ.



**Output Slew Rate Definition of Connectivity Test Mode** 

## Single-ended output slew rate of Connectivity Test Mode

| Parameter                  | Symbol       | DDR4-20 | 666/3200 | Unit  | Note |
|----------------------------|--------------|---------|----------|-------|------|
| raiailletei                | Зушьог       | Min     | Max      | Oilit | Note |
| Output signal Falling time | TF_output_CT | -       | 10       | ns/V  |      |
| Output signal Rising time  | TR_output_CT | -       | 10       | ns/V  |      |



## **Test Load for Connectivity Test Mode Timing**

The reference load for ODT timings is defined in Connectivity Test Mode Timing Reference Load figure.



**Connectivity Test Mode Timing Reference Load** 

Publication Date: Sep. 2022 Revision: 1.0 243/294



## **Speed Bin**

## **DDR4-2666 Speed Bins and Operations**

| Speed I          | Speed Bin                    |                   |            | DDR4-2                                 | 2666                |      |             |
|------------------|------------------------------|-------------------|------------|----------------------------------------|---------------------|------|-------------|
| CL-nRC           | D-nRP                        |                   |            | 19-19-19                               |                     | Unit | Note        |
| Parame           | eter                         |                   | Symbol     | min                                    | max                 |      |             |
| Internal         | read command to              | o first data      | tAA        | 14.25<br>(13.75) <sup>5,12</sup> 19.00 |                     | ns   | 9           |
|                  | read command to<br>I enabled | o first data with | tAA_DBI    | tAA(min)<br>+ 3nCK                     | tAA(max)<br>+ 3nCK  | ns   | 9           |
| ACT to i         | internal read or w           | rite delay time   | tRCD       | 14.25<br>(13.75) <sup>5,12</sup>       | -                   | ns   | 9           |
| PRE coi          | mmand period                 |                   | tRP        | 14.25<br>(13.75) <sup>5,12</sup>       | -                   | ns   | 9           |
| ACT to I         | PRE command p                | eriod             | tRAS       | 32                                     | 9 x tREFI           | ns   | 9           |
| ACT to           | ACT or REF com               | mand period       | tRC        | 46.25 (45.75) <sup>5,12</sup>          | -                   | ns   | 9           |
|                  | Normal                       | Read DBI          |            |                                        |                     |      |             |
| CWL              | CL = 9                       | CL = 11           | tCK(AVG)   | Reserv                                 | ved                 | ns   | 1,2,3,4,6,8 |
| = 9              | CL = 10                      | CL = 12           | tCK(AVG)   | 1.5                                    | 1.9                 | ns   | 1,2,3,6,8   |
|                  | CL = 10                      | CL = 12           | tCK(AVG)   | Reserv                                 | ved                 | ns   | 4           |
| CWL<br>=<br>9,11 | CL = 11                      | CL = 13           | tCK(AVG)   | 1.25 <1.5 (Optional) <sup>5,12</sup>   |                     | ns   | 1,2,3,4,6   |
| 9,11             | CL = 12                      | CL = 14           | tCK(AVG)   | 1.25 <1.5                              |                     | ns   | 1,2,3,6     |
|                  | CL = 12                      | CL = 14           | tCK(AVG)   | Reserv                                 | 1                   | ns   | 4           |
| CWL              |                              |                   |            | 1.071                                  | <1.25               |      |             |
| =<br>10,12       | CL = 13                      | CL = 15           | tCK(AVG)   | (Optiona                               |                     | ns   | 1,2,3,4,6   |
|                  | CL = 14                      | CL = 16           | tCK(AVG)   | 1.071                                  | <1.25               | ns   | 1,2,3,6     |
|                  | CL = 14                      | CL = 17           | tCK(AVG)   | Reserv                                 | ved                 | ns   | 4           |
| CWL              | 01 45                        | 01 40             | (0)((A)(0) | 0.937                                  | <1.071              |      | 40040       |
| =<br>11,14       | CL = 15                      | CL = 18           | tCK(AVG)   | (Optiona                               | al) <sup>5,12</sup> | ns   | 1,2,3,4,6   |
|                  | CL = 16                      | CL = 19           | tCK(AVG)   | 0.937                                  | <1.071              | ns   | 1,2,3,6     |
|                  | CL = 15                      | CL = 18           | tCK(AVG)   | Reserv                                 | ved                 | ns   | 4           |
| CWL              | CL = 16                      | CL = 19           | tCK(AVG)   | Reserv                                 | ved                 | ns   | 1,2,3,4,6   |
| =<br>12,16       | CL = 17                      | CL = 20           | tCK(AVG)   | 0.833                                  | <0.937              | ns   | 1,2,3,4,6   |
| 12,10            |                              |                   |            | (Optiona                               |                     |      |             |
|                  | CL = 18                      | CL = 21           | tCK(AVG)   | 0.833                                  | <0.937              | ns   | 1,2,3,6     |
| CWL              | CL = 17                      | CL = 20           | tCK(AVG)   | Reserv                                 |                     | ns   | 1,2,3,4     |
| =                | CL = 18                      | CL = 21           | tCK(AVG)   | Reser                                  | I                   | ns   | 1,2,3,4     |
| 14,18            | CL = 19                      | CL = 22           | tCK(AVG)   | 0.75                                   | <0.833              | ns   | 1,2,3,4     |
| 0.               | CL = 20                      | CL = 23           | tCK(AVG)   | 0.75                                   | <0.833              | ns   | 1,2,3       |
|                  | ed CL Settings               | (d ( DD)          |            | 10-2                                   |                     | nCK  | 10          |
|                  | ed CL Settings w             |                   |            | 12-16,1                                |                     | nCK  | 10          |
| Support          | ed CWL Settings              |                   |            | 9-12,14,                               | 16,18               | nCK  |             |

Publication Date: Sep. 2022 Revision: 1.0 244/294



## **DDR4-3200 Speed Bins and Operations**

| Speed E    | Bin                                                       |                 |          | DDR4                 | -3200              |      |             |
|------------|-----------------------------------------------------------|-----------------|----------|----------------------|--------------------|------|-------------|
| CL-nRC     | D-nRP                                                     |                 |          | 22-2                 | 2-22               | Unit | Note        |
| Parame     | ter                                                       |                 | Symbol   | min                  | max                |      |             |
| Internal   | read command to                                           | first data      | tAA      | 13.75                | 19.00              | ns   | 9           |
|            | Internal read command to first data with read DBI enabled |                 | tAA_DBI  | tAA(min)<br>+ 4nCK   | tAA(max)<br>+ 4nCK | ns   | 9           |
| ACT to it  | nternal read or w                                         | rite delay time | tRCD     | 13.75                | -                  | ns   | 9           |
| PRE cor    | nmand period                                              |                 | tRP      | 13.75                | -                  | ns   | 9           |
| ACT to F   | PRE command pe                                            | eriod           | tRAS     | 32                   | 9 x tREFI          | ns   | 9           |
| ACT to A   | CT or REF com                                             | mand period     | tRC      | 45.75                | -                  | ns   | 9           |
|            | Normal                                                    | Read DBI        |          |                      |                    |      |             |
| CWL        | CL = 9                                                    | CL = 11         | tCK(AVG) | Rese                 | erved              | ns   | 1,2,3,4,7,8 |
| = 9        | CL = 10                                                   | CL = 12         | tCK(AVG) | 1.5                  | 1.9                | ns   | 1,2,3,7,8   |
| CWL        | CL = 10                                                   | CL = 12         | tCK(AVG) | Rese                 | erved              | ns   | 4           |
| =          | CL = 11                                                   | CL = 13         | tCK(AVG) | 1.25                 | <1.5               | ns   | 1,2,3,4,7   |
| 9,11       | CL = 12                                                   | CL = 14         | tCK(AVG) | 1.25                 | <1.5               | ns   | 1,2,3,7     |
| CWL        | CL = 12                                                   | CL = 14         | tCK(AVG) | Rese                 | erved              | ns   | 4           |
| =          | CL = 13                                                   | CL = 15         | tCK(AVG) | 1.071                | <1.25              | ns   | 1,2,3,4,7   |
| 10,12      | CL = 14                                                   | CL = 16         | tCK(AVG) | 1.071                | <1.25              | ns   | 1,2,3,7     |
| CWL        | CL = 14                                                   | CL = 17         | tCK(AVG) | Rese                 | erved              | ns   | 4           |
| =          | CL = 15                                                   | CL = 18         | tCK(AVG) | 0.937                | <1.071             | ns   | 1,2,3,4,7   |
| 11,14      | CL = 16                                                   | CL = 19         | tCK(AVG) | 0.937                | <1.071             | ns   | 1,2,3,7     |
|            | CL = 15                                                   | CL = 18         | tCK(AVG) | Rese                 | erved              | ns   | 4           |
| CWL        | CL = 16                                                   | CL = 19         | tCK(AVG) | Rese                 | erved              | ns   | 1,2,3,4,7   |
| 12,16      | CL = 17                                                   | CL = 20         | tCK(AVG) | 0.833                | <0.937             | ns   | 1,2,3,4,7   |
|            | CL = 18                                                   | CL = 21         | tCK(AVG) | 0.833                | <0.937             | ns   | 1,2,3,7     |
|            | CL = 17                                                   | CL = 20         | tCK(AVG) | Rese                 | erved              | ns   | 4           |
| CWL        | CL = 18                                                   | CL = 21         | tCK(AVG) | Rese                 | erved              | ns   | 1,2,3,4,7   |
| =<br>14,18 | CL = 19                                                   | CL = 22         | tCK(AVG) | 0.75                 | <0.833             | ns   | 1,2,3,4,7   |
|            | CL = 20                                                   | CL = 23         | tCK(AVG) | 0.75                 | <0.833             | ns   | 1,2,3,7     |
|            | CL = 20                                                   | CL = 24         | tCK(AVG) | Rese                 | erved              | ns   | 1,2,3,4,7   |
| CWL        | CL = 21                                                   | CL = 25         | tCK(AVG) | 0.682                | <0.75              | ns   | 1,2,3,4,7   |
| 16,20      | CL = 22                                                   | CL = 26         | tCK(AVG) | 0.682                | <0.75              | ns   | 1,2,3,7     |
|            | CL = 24                                                   | CL = 28         | tCK(AVG) | 0.682                | <0.75              | ns   | 1,2,3,7     |
| CWL        | CL = 20                                                   | CL = 24         | tCK(AVG) | Rese                 | erved              | ns   | 1,2,3,4     |
| =          | CL = 22                                                   | CL = 26         | tCK(AVG) | 0.625                | <0.682             | ns   | 1,2,3,4     |
| 16,20      | CL = 24                                                   | CL = 28         | tCK(AVG) | 0.625                | <0.682             | ns   | 1,2,3       |
| Supporte   | ed CL Settings                                            |                 |          | 10–22,24             |                    | nCK  |             |
| Supporte   | ed CL Settings w                                          | ith read DBI    |          | 12–16,18–23,25-26,28 |                    | nCK  |             |
| Supporte   | ed CWL Settings                                           |                 |          | 9–12,14,             | 16,18,20           | nCK  |             |

Publication Date: Sep. 2022 Revision: 1.0 245/294



## **Speed Bin Table Notes**

**Absolute Specification** 

- VDDQ = VDD = 1.20V +/- 0.06 V
- VPP = 2.5V +0.25/-0.125 V
- The values defined with above-mentioned table are DLL ON case.
- DDR4-1600, 1866, 2133 and 2400 Speed Bin Tables are valid only when Geardown Mode is disabled.

#### Note:

- 1. The CL setting and CWL setting result in tCK(avg).MIN and tCK(avg).MAX requirements. When making a selection of tCK(avg), both need to be fulfilled: Requirements from CL setting as well as requirements from CWL setting.
- 2. tCK(avg).MIN limits: Since CAS Latency is not purely analog data and strobe output are synchronized by the DLL all possible intermediate frequencies may not be guaranteed. CL in clock cycle is calculated from tAA following rounding algorithm defined.
- 3. tCK(avg).MAX limits: Calculate tCK(avg) = tAA.MAX / CL SELECTED and round the resulting tCK(avg) down to the next valid speed bin (i.e., 1.5ns or 1.25ns or 1.071 ns or 0.937 ns or 0.833 ns). This result is tCK(avg).MAX corresponding to CL SELECTED.
- 4. 'Reserved' settings are not allowed. User must program a different value.
- 5. 'Optional' settings allow certain devices in the industry to support this setting, however, it is not a mandatory feature. Any combination of the 'optional' CL's is supported. The associated 'optional' tAA, tRCD, tRP, and tRC values must be adjusted based upon the CL combination supported. Refer to supplier's data sheet and/or the DIMM SPD information if and how this setting is supported.
- 6. Any DDR4-2666 speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to Production Tests but verified by Design/Characterization.
- 7. Any DDR4-3200 speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to Production Tests but verified by Design/Characterization.
- 8. DDR4-1600 AC timing apply if DRAM operates at lower than 1600 MT/s data rate.
- 9. Parameters apply from tCK(avg)min to tCK(avg)max at all standard JEDEC clock period values as stated in the Speed Bin Tables.
- 10. CL number in parentheses, it means that these numbers are optional.
- 11. DDR4 SDRAM supports CL=9 as long as a system meets tAA(min), tRCD(min), tRP(min), and tRC(min).
- 12. Each speed bin lists the timing requirements that need to be supported in order for a given DRAM to be JEDEC compliant. JEDEC compliance does not require support for all speed bins within a given speed. JEDEC compliance requires meeting the parameters for a least one of the listed speed bins.

Publication Date: Sep. 2022 Revision: 1.0 246/294



## **IDD and IDDQ Specification Parameters and Test conditions**

## **IDD, IPP and IDDQ Measurement Conditions**

In this chapter, IDD, IPP and IDDQ measurement conditions such as test load and patterns are defined. Measurement Setup and Test Load for IDD, IPP and IDDQ Measurements figure shows the setup and test load for IDD, IPP and IDDQ measurements.

- IDD currents (such as IDD0, IDD0A, IDD1, IDD1A, IDD2N, IDD2NA, IDD2NL, IDD2NT, IDD2P, IDD2Q, IDD3N, IDD3NA, IDD3P, IDD4R, IDD4RA, IDD4WA, IDD5B, IDD5F2, IDD5F4, IDD6N, IDD6E, IDD6R, IDD6A, IDD7 and IDD8) are measured as time-averaged currents with all VDD balls of the DDR4 SDRAM under test tied together. Any IPP or IDDQ current is not included in IDD currents.
- IPP currents have the same definition as IDD except that the current on the VPP supply is measured.
- IDDQ currents (such as IDDQ2NT and IDDQ4R) are measured as time-averaged currents with all VDDQ balls of the DDR4 SDRAM under test tied together. Any IDD current is not included in IDDQ currents.

Attention: IDDQ values cannot be directly used to calculate IO power of the DDR4 SDRAM. They can be used to support correlation of simulated IO power to actual IO power as outlined in Correlation from simulated Channel IO Power to actual Channel IO Power supported by IDDQ Measurement figure. In DRAM module application, IDDQ cannot be measured separately since VDD and VDDQ are using one merged-power layer in Module PCB.

- For IDD, IPP and IDDQ measurements, the following definitions apply:
- "0" and "LOW" is defined as VIN <= VILAC(max).
- "1" and "HIGH" is defined as VIN >= VIHAC(min).
- "MID-LEVEL" is defined as inputs are VREF = VDD / 2.
- Timings used for IDD, IPP and IDDQ Measurement-Loop Patterns are provided in Timings used for IDD, IPP and IDDQ Measurement-Loop Patterns table.
- Basic IDD, IPP and IDDQ Measurement Conditions are described in Table .
- Detailed IDD, IPP and IDDQ Measurement-Loop Patterns are described in IDD0, IDD0A and IPP0 Measurement-Loop Pattern<sup>1</sup> table through IDD7 Measurement-Loop Pattern<sup>1</sup> table.
- IDD Measurements are done after properly initializing the DDR4 SDRAM. This includes but is not limited to setting RON = RZQ/7 (34 Ohm in MR1);

 $RTT_NOM = RZQ/6$  (40 Ohm in MR1);

RTT WR = RZQ/2 (120 Ohm in MR2);

RTT\_PARK = Disable;

Qoff = 0B (Output Buffer enabled) in MR1:

TDQS\_t disabled in MR1;

CRC disabled in MR2;

CA parity feature disabled in MR5;

Gear down mode disabled in MR3

Read/Write DBI disabled in MR5;

DM disabled in MR5

- Attention: The IDD, IPP and IDDQ Measurement-Loop Patterns need to be executed at least one time before actual IDD or IDDQ measurement is started.
- Define D = {CS\_n, ACT\_n, RAS\_n, CAS\_n, WE\_n} := {HIGH, LOW, LOW, LOW, LOW}; apply BG/BA changes when directed.
- Define D# = {CS\_n, ACT\_n, RAS\_n, CAS\_n, WE\_n} := {HIGH, HIGH, HIGH, HIGH, HIGH}; apply invert of BG/BA changes when directed above.





Note: DIMM level Output test load condition may be different from above

## Measurement Setup and Test Load for IDD, IPP and IDDQ Measurements



Correlation from simulated Channel IO Power to actual Channel IO Power supported by IDDQ Measurement



## Timings used for IDD, IPP and IDDQ Measurement-Loop Patterns

| Symbol   | DDR4-2666 (19-19-19) | DDR4-3200 (22-22-22) | Unit |
|----------|----------------------|----------------------|------|
| tCK      | 0.75                 | 0.625                | ns   |
| CL       | 19                   | 22                   | nCK  |
| CWL      | 18                   | 20                   | nCK  |
| nRCD     | 19                   | 22                   | nCK  |
| nRC      | 62                   | 74                   | nCK  |
| nRAS     | 43                   | 52                   | nCK  |
| nRP      | 19                   | 22                   | nCK  |
| nFAW     | 40                   | 48                   | nCK  |
| nRRDS    | 8                    | 9                    | nCK  |
| nRRDL    | 9                    | 11                   | nCK  |
| tCCD_S   | 4                    | 4                    | nCK  |
| tCCD_L   | 7                    | 8                    | nCK  |
| tWTR_S   | 4                    | 4                    | nCK  |
| tWTR_L   | 10                   | 12                   | nCK  |
| nRFC 8Gb | 467                  | 560                  | nCK  |

Publication Date: Sep. 2022 Revision: 1.0 249/294



## **Basic IDD, IPP and IDDQ Measurement Conditions**

| Symbol | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IDD0   | Operating One Bank Active-Precharge Current (AL=0)  CKE: High; External clock: On; tCK, nRC, nRAS, CL: see Timings used for IDD, IPP and IDDQ Measurement-Loop Patterns (cont'd) table; BL: 8¹; AL: 0; CS_n: High between ACT and PRE; Command, Address, Bank Group Address, Bank Address Inputs: partially toggling according to IDD0, IDD0A and IPP0 Measurement-Loop Pattern¹ table; Data IO: VDDQ; DM_n: stable at 1; Bank Activity: Cycling with one bank active at a time: 0,0,1,1,2,2, (see IDD0, IDD0A and IPP0 Measurement-Loop Pattern¹ table); Output Buffer and RTT: Enabled in Mode Registers²; ODT Signal: stable at 0; Pattern Details: see IDD0, IDD0A and IPP0 Measurement-Loop Pattern¹ table.        |
| IPP0   | Operating One Bank Active-Precharge IPP Current Same condition with IDD0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| IDD1   | Operating One Bank Active-Read-Precharge Current (AL=0) CKE: High; External clock: On; tCK, nRC, nRAS, nRCD, CL: see Timings used for IDD, IPP and IDDQ Measurement-Loop Patterns (cont'd) table; BL: 8¹; AL: 0; CS_n: High between ACT, RD and PRE; Command, Address, Bank Group Address, Bank Address Inputs, Data IO: partially toggling according to IDD1, IDD1A and IPP1 Measurement-Loop Pattern¹ table; DM_n: stable at 1; Bank Activity: Cycling with one bank active at a time: 0,0,1,1,2,2, (see IDD1, IDD1A and IPP1 Measurement-Loop Pattern¹ table); Output Buffer and RTT: Enabled in Mode Registers²; ODT Signal: stable at 0; Pattern Details: see IDD1, IDD1A and IPP1 Measurement-Loop Pattern¹ table |
| IDD2N  | Precharge Standby Current (AL=0)  CKE: High; External clock: On; tCK, CL: see Timings used for IDD, IPP and IDDQ Measurement-Loop Patterns (cont'd) table; BL: 8 <sup>1</sup> ; AL: 0; CS_n: stable at 1; Command, Address, Bank Group Address, Bank Address Inputs: partially toggling according to IDD2N, IDD2NA, IDD2NL, IDD2NG, IDD2ND, IDD2ND_par, IPP2,IDD3N, IDD3NA and IDD3P table; Data IO: VDDQ; DM_n: stable at 1;  Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers <sup>2</sup> ; ODT Signal: stable at 0; Pattern Details: see IDD2N, IDD2NA, IDD2NL, IDD2NG, IDD2ND, IDD2N_par, IPP2,IDD3N, IDD3NA and IDD3P table                                                      |
| IDD2NT | Precharge Standby ODT Current  CKE: High; External clock: On; tCK, CL: see Timings used for IDD, IPP and IDDQ Measurement-Loop Patterns (cont'd) table; BL: 8 <sup>1</sup> ; AL: 0; CS_n: stable at 1; Command, Address, Bank Group Address, Bank Address Inputs: partially toggling according to IDD2NT and IDDQ2NT Measurement-Loop Pattern <sup>1</sup> table; Data IO: VSSQ; DM_n: stable at 1;  Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers <sup>2</sup> ; ODT Signal: toggling according to IDD2NT and IDDQ2NT Measurement-Loop Pattern <sup>1</sup> table; Pattern Details: see IDD2NT and IDDQ2NT Measurement-Loop Pattern <sup>1</sup> table                             |

Publication Date: Sep. 2022 Revision: 1.0 250/294



| Symbol | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IDD2P  | Precharge Power-Down Current CKE: Low; External clock: On; tCK, CL: see Timings used for IDD, IPP and IDDQ Measurement-Loop Patterns (cont'd) table; BL: 8 <sup>1</sup> ; AL: 0; CS_n: stable at 1; Command, Address, Bank Group Address, Bank Address Inputs: stable at 0; Data IO: VDDQ; DM_n: stable at 1; Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers <sup>2</sup> ; ODT Signal: stable at 0                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| IDD2Q  | Precharge Quiet Standby Current CKE: High; External clock: On; tCK, CL: see Timings used for IDD, IPP and IDDQ Measurement-Loop Patterns (cont'd) table; BL: 8 <sup>1</sup> ; AL: 0; CS_n: stable at 1; Command, Address, Bank Group Address, Bank Address Inputs: stable at 0; Data IO: VDDQ; DM_n: stable at 1;Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers <sup>2</sup> ; ODT Signal: stable at 0                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| IDD3N  | Active Standby Current  CKE: High; External clock: On; tCK, CL: see Timings used for IDD, IPP and IDDQ Measurement-Loop Patterns table; BL: 8 <sup>1</sup> ; AL: 0; CS_n: stable at 1; Command, Address, Bank Group Address, Bank Address Inputs: partially toggling according to IDD2N, IDD2NA, IDD2NL, IDD2NG, IDD2ND, IDD2N_par, IPP2,IDD3N, IDD3NA and IDD3P table; Data IO: VDDQ; DM_n: stable at 1;Bank Activity: all banks open; Output Buffer and RTT: Enabled in Mode Registers <sup>2</sup> ; ODT Signal: stable at 0; Pattern Details: see IDD2N, IDD2NA, IDD2NL, IDD2NG, IDD2ND, IDD2N_par, IPP2,IDD3N, IDD3NA and IDD3P table                                                                                                                                                                                                                                    |
| IPP3N  | Active Standby IPP Current Same condition with IDD3N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| IDD3P  | Active Power-Down Current CKE: Low; External clock: On; tCK, CL: see Timings used for IDD, IPP and IDDQ Measurement-Loop Patterns table; BL: 8 <sup>1</sup> ; AL: 0; CS_n: stable at 1; Command, Address, Bank Group Address, Bank Address Inputs: stable at 0; Data IO: VDDQ; DM_n: stable at 1; Bank Activity: all banks open; Output Buffer and RTT: Enabled in Mode Registers <sup>2</sup> ; ODT Signal: stable at 0                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| IDD4R  | Operating Burst Read Current  CKE: High; External clock: On; tCK, CL: see Timings used for IDD, IPP and IDDQ Measurement-Loop  Patterns table; BL: 8²; AL: 0; CS_n: High between RD; Command, Address, Bank Group Address, Bank  Address Inputs: partially toggling according to IDD4R, IDDR4RA, IDD4RB and IDDQ4R Measurement-Loop  Pattern¹ table; Data IO: seamless read data burst with different data between one burst and the next one according to IDD4R, IDDR4RA, IDD4RB and IDDQ4R Measurement-Loop Pattern¹ table; DM_n: stable at 1;  Bank Activity: all banks open, RD commands cycling through banks: 0,0,1,1,2,2, (see IDD4R, IDDR4RA, IDD4RB and IDDQ4R Measurement-Loop Pattern¹ table); Output Buffer and RTT: Enabled in Mode Registers²; ODT Signal: stable at 0; Pattern Details: see IDD4R, IDDR4RA, IDD4RB and IDDQ4R  Measurement-Loop Pattern¹ table |

Publication Date: Sep. 2022 Revision: 1.0 251/294



| Symbol | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IDD4W  | Operating Burst Write Current  CKE: High; External clock: On; tCK, CL: see Timings used for IDD, IPP and IDDQ Measurement-Loop Patterns table; BL: 8¹; AL: 0; CS_n: High between WR; Command, Address, Bank Group Address, Bank Address Inputs: partially toggling according to IDD4W, IDD4WA, IDD4WB and IDD4W_par Measurement-Loop Pattern¹ table; Data IO: seamless write data burst with different data between one burst and the next one according to IDD4W, IDD4WA, IDD4WB and IDD4W_par Measurement-Loop Pattern¹ table; DM_n: stable at 1; Bank Activity: all banks open, WR commands cycling through banks: 0,0,1,1,2,2, (see IDD4W, IDD4WA, IDD4WB and IDD4W_par Measurement-Loop Pattern¹ table); Output Buffer and RTT: Enabled in Mode Registers²; ODT Signal: stable at HIGH; Pattern Details: see IDD4W, IDD4WA, IDD4WB and IDD4W_par Measurement-Loop Pattern¹ table |
| IDD5R  | Burst Refresh Current (1X REF)  CKE: High; External clock: On; tCK, CL, nRFC: see Timings used for IDD, IPP and IDDQ Measurement-Loop Patterns table; BL: 8 <sup>1</sup> ; AL: 0; CS_n: High between REF; Command, Address, Bank Group Address, Bank Address Inputs: partially toggling according to IDD5B Measurement-Loop Pattern <sup>1</sup> table; Data IO: VDDQ; DM_n: stable at 1; Bank Activity: REF command every nRFC (see IDD5B Measurement-Loop Pattern <sup>1</sup> table); Output Buffer and RTT: Enabled in Mode Registers <sup>2</sup> ; ODT Signal: stable at 0; Pattern Details: see IDD5B Measurement-Loop Pattern <sup>1</sup> table                                                                                                                                                                                                                              |
| IPP5R  | Burst Refresh Write IPP Current (1X REF) Same condition with IDD5B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| IDD6N  | Self Refresh Current: Normal Temperature Range  T <sub>CASE</sub> for devices: 0 to 85°C; Low Power Auto Self Refresh (LP ASR): Normal <sup>4</sup> ; CKE: Low; External clock: Off; CK_t and CK_c#: LOW; CL: see Timings used for IDD, IPP and IDDQ Measurement-Loop Patterns table; BL: 8 <sup>1</sup> ; AL: 0; CS_n#, Command, Address, Bank Group Address, Bank Address, Data IO: High; DM_n: stable at 1; Bank Activity: Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers <sup>2</sup> ; ODT Signal: MID-LEVEL                                                                                                                                                                                                                                                                                                                                           |
| IDD6E  | Self-Refresh Current: Extended Temperature Range)  T <sub>CASE</sub> for devices: 0 to 95°C; Low Power Auto Self Refresh (LP ASR): Extended <sup>4</sup> ; CKE: Low; External clock: Off; CK_t and CK_c: LOW; CL: see Timings used for IDD, IPP and IDDQ Measurement-Loop Patterns table; BL: 8¹; AL: 0; CS_n, Command, Address, Bank Group Address, Bank Address, Data IO: High; DM_n:stable at 1; Bank Activity: Extended Temperature Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers²; ODT Signal: MID-LEVEL                                                                                                                                                                                                                                                                                                                                              |
| IPP6X  | Self Refresh IPP Current: Extended Temperature Range Same condition with IDD6E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| IDD6R  | Self-Refresh Current: Reduced Temperature Range  Tcase for CT devices: 0 to 45°C; Low Power Auto Self Refresh (LP ASR): Reduced <sup>4</sup> ; CKE: Low; External clock: Off; CK_t and CK_c#: LOW; CL: see Timings used for IDD, IPP and IDDQ Measurement-Loop Patterns table; BL: 8 <sup>1</sup> ; AL: 0; CS_n#, Command, Address, Bank Group Address, Bank Address, Data IO: High; DM_n:stable at 1; Bank Activity: Extended Temperature Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers <sup>2</sup> ; ODT Signal: MID-LEVEL                                                                                                                                                                                                                                                                                                                              |

Publication Date: Sep. 2022 Revision: 1.0 252/294



| Symbol             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IDD7               | Operating Bank Interleave Read Current  CKE: High; External clock: On; tCK, nRC, nRAS, nRCD, nRRD, nFAW, CL: see Timings used for IDD, IPP and IDDQ Measurement-Loop Patterns table; BL: 8 <sup>1</sup> ; AL: CL-1; CS_n: High between ACT and RDA; Command, Address, Bank Group Address, Bank Address Inputs: partially toggling according to IDD7 Measurement-Loop Pattern1 table; Data IO: read data bursts with different data between one burst and the next one according to IDD7 Measurement-Loop Pattern1 table; DM_n: stable at 1; Bank Activity: two times interleaved cycling through banks (0, 1,7) with different addressing, see IDD7 Measurement-Loop Pattern1 table; Output Buffer and RTT: Enabled in Mode Registers <sup>2</sup> ; ODT Signal: stable at 0; Pattern Details: see DD7 Measurement-Loop Pattern1 table |
| IPP7               | Operating Bank Interleave Read IPP Current Same condition with IDD7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| IDD8               | Maximum Power Down Current  DRAM in MPSM, CKE: HIGH; External clock: on; tCK, CL: see Recommended DC Operating Conditions table, BL: 8 <sup>1</sup> ; AL: 0; CS_n: stable at 1; Command, address, bank group address, bank address inputs: stable at 0; Data I/O: VDDQ; DM_n: stable at 1; Bank activity: all banks closed; Output buffer and RTT: Enabled in mode registers <sup>2</sup> ; ODT signal: stable at 0.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| IDD9<br>(Optional) | MBIST-PPR Current <sup>6</sup> Device in MBIST-PPR mode, External clock: On; CS_n: stable at 1 after MBIST-PPR entry; CA Inputs: stable at 1; Data IO: Don't care; Bank activity: MBIST-PPR operation; Output buffer and RTT: Enabled in mode registers <sup>2</sup> ; ODT signal: stable at LOW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| IPP9<br>(Optional) | MBIST-PPR IPP Current <sup>6</sup> Same condition with IDD9, however measuring IPP current instead of IDD current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

#### Note:

- 1. Burst Length: BL8 fixed by MRS: set MR0 [A1:0=00].
- Output Buffer Enable
  - set MR1 [A12 = 0] : Qoff = Output buffer enabled
  - set MR1 [A2:1 = 00]: Output Driver Impedance Control = RZQ/7

RTT\_Nom enable

- set MR1 [A10:8 = 011] : RTT\_NOM = RZQ/6

RTT\_WR enable

set MR2 [A11:9 = 001] : RTT\_WR = RZQ/2

RTT\_PARK disable

set MR5 [A8:6 = 000]

3. CAL enabled : set MR4 [A8:6 = 001] : 1600MT/s

010]: 1866MT/s, 2133MT/s

011]: 2400MT/s

Gear Down mode enabled :set MR3 [A3 = 1] : 1/4 Rate

DLL disabled : set MR1 [A0 = 0]

CA parity enabled :set MR5 [A2:0 = 001] : 1600MT/s,1866MT/s, 2133MT/s

010]: 2400MT/s

Read DBI enabled : set MR5 [A12 = 1] Write DBI enabled : set :MR5 [A11 = 1]

4. Low Power Auto Self Refresh (LP ASR) : set MR2 [A7:6 = 00] : Normal

01]: Reduced Temperature range

10]: Extended Temperature range

11]: Auto Self Refresh

- 5. IDD2NG should be measured after sync pulse (NOP) input.
- 6. When measuring IDD9/IPP9 after entering MBIST-PPR mode and ALERT\_N driving LOW, there is a chance that DRAM may perform an hPPR if fails are found after internal self-test is completed and before ALERT\_N fires HIGH.



## I<sub>DD0</sub> and I<sub>PP0</sub> Measurement-Loop Pattern<sup>1</sup>

| CK_t, CK_c | CKE         | Sub-Loop | Cycle<br>Number | Command   | cS_n  | ACT_n | RAS_n /<br>A16 | CAS_n /<br>A15 | WE_n /<br>A14     | ТДО    | C[2:0] <sup>3</sup> | BG[1:0] <sup>2</sup> | BA[1:0] | A12/ BC_n | A[17,13,11] | A[10]/AP | A[9:7] | A[6:3] | A[2:0] | Data⁴ |
|------------|-------------|----------|-----------------|-----------|-------|-------|----------------|----------------|-------------------|--------|---------------------|----------------------|---------|-----------|-------------|----------|--------|--------|--------|-------|
|            |             |          | 0               | ACT       | 0     | 0     | 0              | 0              | 0                 | 0      | 0                   | 0                    | 0       | 0         | 0           | 0        | 0      | 0      | 0      | -     |
|            |             |          | 1, 2            | D, D      | 1     | 0     | 0              | 0              | 0                 | 0      | 0                   | 0                    | 0       | 0         | 0           | 0        | 0      | 0      | 0      | -     |
|            |             | 0        | 3, 4            | D#, D#    | 1     | 1     | 1              | 1              | 1                 | 0      | 0                   | 3 <sup>2</sup>       | 3       | 0         | 0           | 0        | 7      | F      | 0      | -     |
|            |             | U        |                 | repeat pa | ttern | 14    | until r        | RAS            | - 1, tr           | unca   | te if n             | eces                 | sary    |           | •           |          |        |        |        |       |
|            |             |          | nRAS            | PRE       | 0     | 1     | 0              | 1              | 0                 | 0      | 0                   | 0                    | 0       | 0         | 0           | 0        | 0      | 0      | 0      | -     |
| б          | ligh        |          | •••             | repeat nF | RC 1  | .4 un | til nR         | C - 1,         | trunc             | ate if | nece                | ssary                |         |           |             |          |        |        |        |       |
| toggling   | Static High | 1        | 1*nRC           | repeat Su | ıb-Lo | op 0, | use <b>E</b>   | 3G[1:          | 0] <sup>2</sup> = | 1, BA  | [1:0]               | = 1 ir               | nstead  | t         |             |          |        |        |        |       |
| ţ          | Sta         | 2        | 2*nRC           | repeat Su | ıb-Lo | op 0, | use <b>E</b>   | 3G[1:          | 0] <sup>2</sup> = | 0, BA  | [1:0]               | = 2 ir               | nstead  | t         |             |          |        |        |        |       |
|            | Ī           | 3        | 3*nRC           | repeat Su | ıb-Lo | op 0, | use <b>E</b>   | 3G[1:          | 0] <sup>2</sup> = | 1, BA  | [1:0]               | = 3 ir               | nstead  | t         |             |          |        |        |        |       |
|            |             | 4        | 4*nRC           | repeat Su | ıb-Lo | op 0, | use <b>E</b>   | 3G[1:          | 0] <sup>2</sup> = | 0, BA  | [1:0]               | = 1 ir               | nstead  | t         |             |          |        |        |        |       |
|            |             | 5        | 5*nRC           | repeat Su | ıb-Lo | op 0, | use <b>E</b>   | 3G[1:          | 0] <sup>2</sup> = | 1, BA  | [1:0]               | <b>= 2</b> ir        | nstead  | t         |             |          |        |        |        |       |
|            | Ī           | 6        | 6*nRC           | repeat Su | ıb-Lo | op 0, | use <b>E</b>   | 3G[1:          | 0] <sup>2</sup> = | 0, BA  | [1:0]               | = 3 ir               | nstead  | t         |             |          |        |        |        |       |
|            |             | 7        | 7*nRC           | repeat Su | ıb-Lo | op 0, | use <b>E</b>   | 3G[1:          | 0] <sup>2</sup> = | 1, BA  | [1:0]               | <b>= 0</b> ir        | nstead  | d         |             |          |        |        |        |       |

#### Note:

- 1. DQS\_t, DQS\_c are VDDQ.
- 2. BG1 is don't care for x16 device
- 3. C[2:0] are used only for 3DS device
- 4. DQ signals are VDDQ

Publication Date: Sep. 2022 Revision: 1.0 254/294



# I<sub>DD1</sub> Measurement-Loop Pattern<sup>1</sup>

| CK_t, CK_c | CKE         | Sub-Loop | Gycle<br>Number      | Command   | cS_n   | ACT_n | RAS_n /<br>A16 | CAS_n /<br>A15 | WE_n /<br>A14       | ТДО     | C[2:0] <sup>3</sup> | BG[1:0] <sup>2</sup> | BA[1:0] | A12/ BC_n | A[17,13,11] | A[10]/AP | A[9:7] | A[6:3] | A[2:0] | Data⁴                     |
|------------|-------------|----------|----------------------|-----------|--------|-------|----------------|----------------|---------------------|---------|---------------------|----------------------|---------|-----------|-------------|----------|--------|--------|--------|---------------------------|
|            |             |          | 0                    | ACT       | 0      | 0     | 0              | 0              | 0                   | 0       | 0                   | 0                    | 0       | 0         | 0           | 0        | 0      | 0      | 0      | -                         |
|            |             |          | 1, 2                 | D, D      | 1      | 0     | 0              | 0              | 0                   | 0       | 0                   | 0                    | 0       | 0         | 0           | 0        | 0      | 0      | 0      | -                         |
|            |             |          | 3, 4                 | D#, D#    | 1      | 1     | 1              | 1              | 1                   | 0       | 0                   | 3 <sup>b</sup>       | 3       | 0         | 0           | 0        | 7      | F      | 0      | -                         |
|            |             |          |                      | repeat pa | ttern  | 14    | until r        | RCD            | - AL                | - 1, tr | uncat               | e if ne              | ecess   | ary       |             |          |        |        |        |                           |
|            |             | 0        | nRCD -AL             | RD        | 0      | 1     | 1              | 0              | 1                   | 0       | 0                   | 0                    | 0       | 0         | 0           | 0        | 0      | 0      | 0      | D0=00,<br>D1=FF           |
|            |             |          |                      | repeat pa | ttern  | 14    | until r        | RAS            | - 1, tr             | uncat   | te if n             | ecess                | ary     | ı         | I           | I        | ı      |        |        | D2=FF,                    |
|            |             |          | nRAS                 | PRE       | 0      | 1     | 0              | 1              | 0                   | 0       | 0                   | 0                    | 0       | 0         | 0           | 0        | 0      | 0      | 0      | D3=00<br>D4=FF,           |
|            |             |          |                      | repeat pa | ittern | 14    | until r        | nRC -          | 1, tru              | ncate   | if ne               | cessa                | ry      |           |             |          |        |        |        | D5=00<br>D6=00,<br>D7=FF  |
|            | -           |          | 1*nRC + 0            | ACT       | 0      | 0     | 0              | 1              | 1                   | 0       | 0                   | 1                    | 1       | 0         | 0           | 0        | 0      | 0      | 0      | -                         |
|            | ے           |          | 1*nRC + 1, 2         | D, D      | 1      | 0     | 0              | 0              | 0                   | 0       | 0                   | 0                    | 0       | 0         | 0           | 0        | 0      | 0      | 0      | -                         |
| ling       | Higl        |          | 1*nRC + 3, 4         | D#, D#    | 1      | 1     | 1              | 1              | 1                   | 0       | 0                   | 3 <sup>b</sup>       | 3       | 0         | 0           | 0        | 7      | F      | 0      | -                         |
| toggling   | Static High |          |                      | repeat pa | ittern | nRC   | + 14           | 4 unti         | l 1*nR              | C + r   | nRAS                | - 1, tı              | unca    | te if n   | ecess       | sary     |        |        |        |                           |
|            | St          | 1        | 1*nRC +<br>nRCD - AL | RD        | 0      | 1     | 1              | 0              | 1                   | 0       | 0                   | 1                    | 1       | 0         | 0           | 0        | 0      | 0      | 0      | D0=FF,<br>D1=00           |
|            |             |          |                      | repeat pa | ittern | 14    | until r        | RAS            | - 1, tr             | uncat   | te if n             | ecess                | ary     |           |             |          |        |        |        | D2=00,<br>D3=FF           |
|            |             |          | 1*nRC +<br>nRAS      | PRE       | 0      | 1     | 0              | 1              | 0                   | 0       | 0                   | 1                    | 1       | 0         | 0           | 0        | 0      | 0      | 0      | D4=00,<br>D5=FF<br>D6=FF, |
|            |             |          |                      | repeat nF | RC + ' | 14 ι  | ıntil 2        | *nRC           | - 1, tr             | unca    | te if n             | ecess                | sary    |           |             |          |        |        |        | D0=FF,<br>D7=00           |
|            |             | 2        | 2*nRC                | repeat Su | ıb-Lo  | op 0, | use <b>E</b>   | 3G[1:          | $0]^2 = 0$          | 0, BA   | [1:0]               | <b>= 2</b> in        | stead   | l         |             |          |        |        |        |                           |
|            |             | 3        | 3*nRC                | repeat Su | ıb-Lo  | op 1, | use <b>E</b>   | 3G[1:          | 0] <sup>2</sup> = ' | 1, BA   | [1:0]               | = <b>3</b> in        | stead   | l         |             |          |        |        |        |                           |
|            |             | 4        | 4*nRC                | repeat Su | ıb-Lo  | op 0, | use <b>E</b>   | 3G[1:          | $0]^2 = 0$          | 0, BA   | [1:0]               | = <b>1</b> in        | stead   |           |             |          |        |        |        |                           |
|            |             | 5        | 5*nRC                | repeat Su | ıb-Lo  | op 1, | use <b>E</b>   | 3G[1:          | 0] <sup>2</sup> = ' | 1, BA   | [1:0]               | = <b>2</b> in        | stead   | ı         |             |          |        |        |        |                           |
|            |             | 6        | 6*nRC                | repeat Su | ıb-Lo  | op 0, | use <b>E</b>   | 3G[1:          | 0] <sup>2</sup> = ( | 0, BA   | [1:0]               | = <b>3</b> in        | stead   | l         |             |          |        |        |        |                           |
| L          |             | 7        | 7*nRC                | repeat Su | ıb-Lo  | op 1, | use <b>E</b>   | 3G[1:          | 0] <sup>2</sup> = ' | 1, BA   | [1:0]               | <b>= 0</b> in        | stead   | l         |             |          |        |        |        |                           |

#### Note:

- 1. DQS\_t, DQS\_c are used according to RD Commands, otherwise VDDQ
- 2. BG1 is don't care for x16 device
- 3. C[2:0] are used only for 3DS device
- 4. Burst Sequence driven on each DQ signal by Read Command. Outside burst operation, DQ signals are VDDQ.



# $I_{DD2N}$ , $I_{DD3N}$ and $I_{PP3P}$ Measurement-Loop Pattern<sup>1</sup>

| CK_t, CK_c | CKE         | Sub-Loop | Cycle | Command   | u_S3  | ACT_n | RAS_n /<br>A16 | CAS_n /<br>A15 | WE_n /<br>A14              | тдо   | C[2:0] <sup>3</sup> | BG[1:0] <sup>2</sup> | BA[1:0] | A12/ BC_n | A[17,13,11] | A[10]/AP | A[9:7] | A[6:3] | A[2:0] | Data⁴ |
|------------|-------------|----------|-------|-----------|-------|-------|----------------|----------------|----------------------------|-------|---------------------|----------------------|---------|-----------|-------------|----------|--------|--------|--------|-------|
|            |             |          | 0     | D, D      | 1     | 0     | 0              | 0              | 0                          | 0     | 0                   | 0                    | 0       | 0         | 0           | 0        | 0      | 0      | 0      | 0     |
|            |             | 0        | 1     | D, D      | 1     | 0     | 0              | 0              | 0                          | 0     | 0                   | 0                    | 0       | 0         | 0           | 0        | 0      | 0      | 0      | 0     |
|            |             | 0        | 2     | D#, D#    | 1     | 1     | 1              | 1              | 1                          | 0     | 0                   | 3 <sup>2</sup>       | 3       | 0         | 0           | 0        | 7      | F      | 0      | 0     |
|            |             |          | 3     | D#, D#    | 1     | 1     | 1              | 1              | 1                          | 0     | 0                   | 3 <sup>2</sup>       | 3       | 0         | 0           | 0        | 7      | F      | 0      | 0     |
| g          | igh         | 1        | 4-7   | repeat Su | ıb-Lo | op 0, | use <b>E</b>   | 3G[1:          | <b>0]</b> <sup>2</sup> = ' | 1, BA | [1:0]               | <b>= 1</b> in        | stead   | l         |             |          |        |        |        |       |
| toggling   | Static High | 2        | 8-11  | repeat Su | ıb-Lo | op 0, | use E          | 3G[1:          | <b>0]</b> <sup>2</sup> = ( | 0, BA | [1:0]               | <b>= 2</b> in        | stead   | l         |             |          |        |        |        |       |
| ţ          | Stat        | 3        | 12-15 | repeat Su | ıb-Lo | op 0, | use <b>E</b>   | 3G[1:          | <b>0]</b> <sup>2</sup> = ' | 1, BA | [1:0]               | <b>= 3</b> in        | stead   | l         |             |          |        |        |        |       |
|            |             | 4        | 16-19 | repeat Su | ıb-Lo | op 0, | use <b>E</b>   | 3G[1:          | <b>0]</b> <sup>2</sup> = ( | 0, BA | [1:0]               | <b>= 1</b> in        | stead   | l         |             |          |        |        |        |       |
|            |             | 5        | 20-23 | repeat Su | ıb-Lo | op 0, | use <b>E</b>   | 3G[1:          | <b>0]</b> <sup>2</sup> = ' | 1, BA | [1:0]               | <b>= 2</b> in        | stead   | l         |             |          |        |        |        |       |
|            |             | 6        | 24-27 | repeat Su | ıb-Lo | op 0, | use <b>E</b>   | 3G[1:          | <b>0]</b> <sup>2</sup> = 0 | 0, BA | [1:0]               | <b>= 3</b> in        | stead   | I         |             |          |        |        |        |       |
|            |             | 7        | 28-31 | repeat Su | ıb-Lo | op 0, | use <b>E</b>   | 3G[1:          | <b>0]</b> <sup>2</sup> = ' | 1, BA | [1:0]               | <b>= 0</b> in        | stead   | I         |             |          |        |        |        |       |

#### Note:

- 1. DQS\_t, DQS\_c are VDDQ.
- 2. BG1 is don't care for x16 device
- 3. C[2:0] are used only for 3DS device
- 4. DQ signals are VDDQ.

Publication Date: Sep. 2022 Revision: 1.0 256/294



# I<sub>DD2NT</sub> Measurement-Loop Pattern<sup>1</sup>

| CK_t, CK_c | CKE    | Sub-Loop | Cycle<br>Number | Command   | cS_n  | ACT_n | RAS_n /<br>A16 | CAS_n /<br>A15 | WE_n /<br>A14 | тао | C[2:0] <sub>3</sub> | BG[1:0] <sup>2</sup> | BA[1:0] | A12/ BC_n | A[17,13,11] | A[10]/AP | [2:6]A | [E:9] <b>V</b> | A[2:0] | Data⁴ |
|------------|--------|----------|-----------------|-----------|-------|-------|----------------|----------------|---------------|-----|---------------------|----------------------|---------|-----------|-------------|----------|--------|----------------|--------|-------|
|            |        |          | 0               | D, D      | 1     | 0     | 0              | 0              | 0             | 0   | 0                   | 0                    | 0       | 0         | 0           | 0        | 0      | 0              | 0      | 0     |
|            |        | 0        | 1               | D, D      | 1     | 0     | 0              | 0              | 0             | 0   | 0                   | 0                    | 0       | 0         | 0           | 0        | 0      | 0              | 0      | 0     |
|            |        | U        | 2               | D#, D#    | 1     | 1     | 1              | 1              | 1             | 0   | 0                   | 3 <sup>2</sup>       | 3       | 0         | 0           | 0        | 7      | F              | 0      | 0     |
|            |        |          | 3               | D#, D#    | 1     | 1     | 1              | 1              | 1             | 0   | 0                   | 3 <sup>2</sup>       | 3       | 0         | 0           | 0        | 7      | F              | 0      | 0     |
| g          | High   | 1        | 4-7             | repeat Su | ıb-Lo | op 0, | but O          | DT =           | 1 and         | BG[ | 1:0]2               | = 1, B               | A[1:0   | )] = 1    | inste       | ad       |        |                |        |       |
| toggling   | ii T   | 2        | 8-11            | repeat Su | ıb-Lo | op 0, | but O          | DT =           | 0 and         | BG[ | 1:0] <sup>2</sup>   | = 0, B               | A[1:0   | )] = 2    | inste       | ad       |        |                |        |       |
| ĝ          | Static | 3        | 12-15           | repeat Su | ıb-Lo | op 0, | but O          | DT =           | 1 and         | BG[ | 1:0] <sup>2</sup>   | = 1, B               | A[1:0   | )] = 3    | inste       | ad       |        |                |        |       |
|            |        | 4        | 16-19           | repeat Su | ıb-Lo | op 0, | but O          | DT =           | 0 and         | BG[ | 1:0] <sup>2</sup>   | = 0, E               | BA[1:0  | )] = 1    | inste       | ad       |        |                |        |       |
|            |        | 5        | 20-23           | repeat Su | ıb-Lo | op 0, | but O          | DT =           | 1 and         | BG[ | 1:0] <sup>2</sup>   | = 1, B               | BA[1:0  | )] = 2    | inste       | ad       |        |                |        |       |
|            |        | 6        | 24-27           | repeat Su | ıb-Lo | op 0, | but O          | DT =           | 0 and         | BG[ | 1:0] <sup>2</sup>   | = 0, E               | BA[1:0  | )] = 3    | inste       | ad       |        |                |        |       |
|            |        | 7        | 28-31           | repeat Su | ıb-Lo | op 0, | but O          | DT =           | 1 and         | BG[ | 1:0] <sup>2</sup>   | = 1, B               | A[1:0   | )] = 0    | inste       | ad       |        |                |        |       |

## Note:

- 1. DQS\_t, DQS\_c are VDDQ.
- 2. BG1 is don't care for x16 device
- 3. C[2:0] are used only for 3DS device
- 4. DQ signals are VDDQ.

Publication Date: Sep. 2022 Revision: 1.0 257/294



# I<sub>DD4R</sub> Measurement-Loop Pattern<sup>1</sup>

| CK_t, CK_c | CKE         | Sub-Loop | Cycle<br>Number | Command   | cS_n  | ACT_n | RAS_n /<br>A16 | CAS_n /<br>A15 | WE_n /<br>A14               | ООТ   | C[2:0] <sup>3</sup> | BG[1:0] <sup>2</sup> | BA[1:0] | A12/ BC_n | A[17,13,11] | A[10]/AP | A[9:7] | A[6:3] | A[2:0] | Data⁴                                                                    |
|------------|-------------|----------|-----------------|-----------|-------|-------|----------------|----------------|-----------------------------|-------|---------------------|----------------------|---------|-----------|-------------|----------|--------|--------|--------|--------------------------------------------------------------------------|
|            |             | 0        | 0               | RD        | 0     | 1     | 1              | 0              | 1                           | 0     | 0                   | 0                    | 0       | 0         | 0           | 0        | 0      | 0      | 0      | D0=00,<br>D1=FF<br>D2=FF,<br>D3=00<br>D4=FF,<br>D5=00<br>D6=00,<br>D7=FF |
|            |             |          | 1               | D         | 1     | 0     | 0              | 0              | 0                           | 0     | 0                   | 0                    | 0       | 0         | 0           | 0        | 0      | 0      | 0      | -                                                                        |
|            |             |          | 2,3             | D#, D#    | 1     | 1     | 1              | 1              | 1                           | 0     | 0                   | 3 <sup>2</sup>       | 3       | 0         | 0           | 0        | 7      | F      | 0      | -                                                                        |
| toggling   | Static High | 1        | 4               | RD        | 0     | 1     | 1              | 0              | 1                           | 0     | 0                   | 1                    | 1       | 0         | 0           | 0        | 7      | F      | 0      | D0=FF,<br>D1=00<br>D2=00,<br>D3=FF<br>D4=00,<br>D5=FF<br>D6=FF,<br>D7=00 |
|            |             |          | 5               | D         | 1     | 0     | 0              | 0              | 0                           | 0     | 0                   | 0                    | 0       | 0         | 0           | 0        | 0      | 0      | 0      | -                                                                        |
|            |             |          | 6,7             | D#, D#    | 1     | 1     | 1              | 1              | 1                           | 0     | 0                   | 3 <sup>2</sup>       | 3       | 0         | 0           | 0        | 7      | F      | 0      | -                                                                        |
|            |             | 2        | 8-11            | repeat Su | ıb-Lo | op 0, | use <b>B</b>   | BG[1:0         | <b>)]</b> <sup>2</sup> = (  | ), BA | [1:0]               | <b>= 2</b> in        | stead   |           |             |          |        |        |        |                                                                          |
|            |             | 3        | 12-15           | repeat Su | ıb-Lo | op 1, | use <b>B</b>   | BG[1:          | <b>)]</b> <sup>2</sup> = '  | 1, BA | [1:0]               | <b>= 3</b> in        | stead   |           |             |          |        |        |        |                                                                          |
|            |             | 4        | 16-19           | repeat Su | ıb-Lo | op 0, | use <b>B</b>   | 3G[1:          | <b>)]</b> <sup>2</sup> = (  | ), BA | [1:0]               | <b>= 1</b> in        | stead   |           |             |          |        |        |        |                                                                          |
|            |             | 5        | 20-23           | repeat Su | ıb-Lo | op 1, | use <b>B</b>   | 3G[1:          | <b>)]</b> <sup>2</sup> = '  | 1, BA | [1:0]               | <b>= 2</b> in        | stead   |           |             |          |        |        |        |                                                                          |
|            |             | 6        | 24-27           | repeat Su | ıb-Lo | op 0, | use <b>B</b>   | 3G[1:          | <b>)]</b> <sup>2</sup> = (  | ), BA | [1:0]               | <b>= 3</b> in        | stead   |           |             |          |        |        |        |                                                                          |
|            |             | 7        | 28-31           | repeat Su | ıb-Lo | op 1, | use <b>B</b>   | BG[1:          | <b>[</b> ] <sup>2</sup> = ' | I, BA | [1:0]               | = <b>0</b> in        | stead   |           |             |          |        |        |        |                                                                          |

#### Note:

- 1. DQS\_t, DQS\_c are used according to RD Commands, otherwise VDDQ.
- 2. BG1 is don't care for x16 device
- 3. C[2:0] are used only for 3DS device
- 4. Burst Sequence driven on each DQ signal by Read Command.

Publication Date: Sep. 2022 Revision: 1.0 258/294



# I<sub>DD4W</sub> Measurement-Loop Pattern<sup>1</sup>

| CK_t, CK_c | CKE         | Sub-Loop | Cycle | Command   | cS_n  | ACT_n | RAS_n/<br>A16 | CAS_n /<br>A15 | WE_n /<br>A14              | ОБТ   | C[2:0] <sup>3</sup> | BG[1:0] <sup>2</sup> | BA[1:0] | A12/ BC_n | A[17,13,11] | A[10]/AP | A[9:7] | A[6:3] | A[2:0] | Data⁴                                                                    |
|------------|-------------|----------|-------|-----------|-------|-------|---------------|----------------|----------------------------|-------|---------------------|----------------------|---------|-----------|-------------|----------|--------|--------|--------|--------------------------------------------------------------------------|
|            |             | 0        | 0     | WR        | 0     | 1     | 1             | 0              | 0                          | 1     | 0                   | 0                    | 0       | 0         | 0           | 0        | 0      | 0      | 0      | D0=00,<br>D1=FF<br>D2=FF,<br>D3=00<br>D4=FF,<br>D5=00<br>D6=00,<br>D7=FF |
|            |             |          | 1     | D         | 1     | 0     | 0             | 0              | 0                          | 1     | 0                   | 0                    | 0       | 0         | 0           | 0        | 0      | 0      | 0      | -                                                                        |
|            |             |          | 2,3   | D#, D#    | 1     | 1     | 1             | 1              | 1                          | 1     | 0                   | 3 <sup>2</sup>       | 3       | 0         | 0           | 0        | 7      | F      | 0      | -                                                                        |
| toggling   | Static High | 1        | 4     | WR        | 0     | 1     | 1             | 0              | 0                          | 1     | 0                   | 1                    | 1       | 0         | 0           | 0        | 7      | F      | 0      | D0=FF,<br>D1=00<br>D2=00,<br>D3=FF<br>D4=00,<br>D5=FF<br>D6=FF,<br>D7=00 |
|            |             |          | 5     | D         | 1     | 0     | 0             | 0              | 0                          | 1     | 0                   | 0                    | 0       | 0         | 0           | 0        | 0      | 0      | 0      | -                                                                        |
|            |             |          | 6,7   | D#, D#    | 1     | 1     | 1             | 1              | 1                          | 1     | 0                   | 3 <sup>2</sup>       | 3       | 0         | 0           | 0        | 7      | F      | 0      | -                                                                        |
|            |             | 2        | 8-11  | repeat Su | ıb-Lo | op 0, | use E         | 3G[1:          | 0] <sup>2</sup> = (        | ), BA | [1:0]               | <b>= 2</b> in        | stead   | l         |             |          |        |        |        |                                                                          |
|            |             | 3        | 12-15 | repeat Su | ıb-Lo | op 1, | use E         | 3G[1:          | <b>0]</b> <sup>2</sup> = ' | 1, BA | [1:0]               | = <b>3</b> in        | stead   | l         |             |          |        |        |        |                                                                          |
|            |             | 4        | 16-19 | repeat Su | ıb-Lo | op 0, | use E         | 3G[1:          | <b>0]</b> <sup>2</sup> = ( | ), BA | [1:0]               | = <b>1</b> in        | stead   | l         |             |          |        |        |        |                                                                          |
|            |             | 5        | 20-23 | repeat Su | ıb-Lo | op 1, | use E         | 3G[1:          | <b>0]</b> <sup>2</sup> = ' | 1, BA | [1:0]               | <b>= 2</b> in        | stead   | l         |             |          |        |        |        |                                                                          |
|            |             | 6        | 24-27 | repeat Su | ıb-Lo | op 0, | use <b>E</b>  | 3G[1:          | <b>0]</b> <sup>2</sup> = ( | ), BA | [1:0]               | <b>= 3</b> in        | stead   | I         |             |          |        |        |        |                                                                          |
|            |             | 7        | 28-31 | repeat Su | ıb-Lo | op 1, | use <b>E</b>  | 3G[1:          | <b>0]</b> <sup>2</sup> = ' | 1, BA | [1:0]               | <b>= 0</b> in        | stead   | 1         |             |          |        |        |        |                                                                          |

#### Note:

- 1. DQS\_t, DQS\_c are used according to WR Commands, otherwise VDDQ.
- 2. BG1 is don't care for x16 device
- 3. C[2:0] are used only for 3DS device
- 4. Burst Sequence driven on each DQ signal by Write Command.

Publication Date: Sep. 2022 Revision: 1.0 259/294



# I<sub>DD4WC</sub> Measurement-Loop Pattern<sup>1</sup>

| CK_t, CK_c | CKE         | Sub-Loop | Gycle<br>Number | Command   | cS_n  | ACT_n | RAS_n /<br>A16 | CAS_n /<br>A15 | WE_n /<br>A14        | ООТ   | C[2:0] <sup>3</sup> | BG[1:0] <sup>2</sup> | BA[1:0] | A12/ BC_n | A[17,13,11] | A[10]/AP | A[9:7] | A[6:3] | A[2:0] | Data⁴                                                                              |
|------------|-------------|----------|-----------------|-----------|-------|-------|----------------|----------------|----------------------|-------|---------------------|----------------------|---------|-----------|-------------|----------|--------|--------|--------|------------------------------------------------------------------------------------|
|            |             | 0        | 0               | WR        | 0     | 1     | 1              | 0              | 0                    | 1     | 0                   | 0                    | 0       | 0         | 0           | 0        | 0      | 0      | 0      | D0=00,<br>D1=FF<br>D2=FF,<br>D3=00<br>D4=FF,<br>D5=00<br>D6=00,<br>D7=FF<br>D8=CRC |
|            |             |          | 1,2             | D, D      | 1     | 0     | 0              | 0              | 0                    | 1     | 0                   | 0                    | 0       | 0         | 0           | 0        | 0      | 0      | 0      | -                                                                                  |
|            |             |          | 3,4             | D#, D#    | 1     | 1     | 1              | 1              | 1                    | 1     | 0                   | 3 <sup>2</sup>       | 3       | 0         | 0           | 0        | 7      | F      | 0      | -                                                                                  |
| toggling   | Static High | 1        | 5               | WR        | 0     | 1     | 1              | 0              | 0                    | 1     | 0                   | 1                    | 1       | 0         | 0           | 0        | 7      | F      | 0      | D0=FF,<br>D1=00<br>D2=00,<br>D3=FF<br>D4=00,<br>D5=FF<br>D6=FF,<br>D7=00<br>D8=CRC |
|            |             |          | 6,7             | D, D      | 1     | 0     | 0              | 0              | 0                    | 1     | 0                   | 0                    | 0       | 0         | 0           | 0        | 0      | 0      | 0      | -                                                                                  |
|            |             |          | 8,9             | D#, D#    | 1     | 1     | 1              | 1              | 1                    | 1     | 0                   | 3 <sup>2</sup>       | 3       | 0         | 0           | 0        | 7      | F      | 0      | -                                                                                  |
|            |             | 2        | 10-14           | repeat Su | ıb-Lo | op 0, | use <b>B</b>   | BG[1:          | <b>0]</b> 2 =        | 0, BA | [1:0]               | <b>= 2</b> ir        | nstead  | t         |             |          |        |        |        |                                                                                    |
|            |             | 3        | 15-19           | repeat Su | ıb-Lo | op 1, | use <b>B</b>   | BG[1:          | <b>0]</b> 2 =        | 1, BA | [1:0]               | = 3 ir               | nstead  | t         |             |          |        |        |        |                                                                                    |
|            |             | 4        | 20-24           | repeat Su | ıb-Lo | op 0, | use <b>B</b>   | G[1:           | <b>0]</b> 2 <b>=</b> | 0, BA | [1:0]               | = 1 ir               | nstead  | t         |             |          |        |        |        |                                                                                    |
|            |             | 5        | 25-29           | repeat Su | ıb-Lo | op 1, | use <b>B</b>   | G[1:           | <b>0]</b> 2 <b>=</b> | 1, BA | [1:0]               | <b>= 2</b> ir        | nstead  | t         |             |          |        |        |        |                                                                                    |
|            |             | 6        | 30-34           | repeat Su | ıb-Lo | op 0, | use <b>B</b>   | G[1:           | <b>0]</b> 2 <b>=</b> | 0, BA | [1:0]               | = 3 ir               | nstead  | t         |             |          |        |        |        |                                                                                    |
|            |             | 7        | 35-39           | repeat Su | ıb-Lo | op 1, | use <b>B</b>   | G[1:           | <b>0]</b> 2 =        | 1, BA | [1:0]               | = <b>0</b> ir        | nstead  | t         |             |          |        |        |        |                                                                                    |

#### Note:

- 1. DQS\_t, DQS\_c are VDDQ.
- 2. BG1 is don't care for x16 device.
- 3. C[2:0] are used only for 3DS device.
- 4. Burst Sequence driven on each DQ signal by Write Command.

Publication Date: Sep. 2022 Revision: 1.0 260/294



# I<sub>DD5R</sub> Measurement-Loop Pattern<sup>1</sup>

| CK_t, CK_c | CKE         | Sub-Loop | Cycle<br>Number | Command   | u_S3   | ACT_n | RAS_n /<br>A16 | CAS_n /<br>A15 | WE_n /<br>A14 | ОБТ   | C[2:0] <sup>3</sup> | BG[1:0] <sup>2</sup> | BA[1:0] | A12/ BC_n | A[17,13,11] | A[10]/AP | A[9:7] | A[6:3] | A[2:0] | Data <sup>4</sup> |
|------------|-------------|----------|-----------------|-----------|--------|-------|----------------|----------------|---------------|-------|---------------------|----------------------|---------|-----------|-------------|----------|--------|--------|--------|-------------------|
|            |             | 0        | 0               | REF       | 1      | 0     | 0              | 0              | 0             | 0     | 0                   | 0                    | 0       | 0         | 0           | 0        | 0      | 0      | 0      | -                 |
|            |             |          | 1               | D         | 1      | 0     | 0              | 0              | 0             | 0     | 0                   | 0                    | 0       | 0         | 0           | 0        | 0      | 0      | 0      | -                 |
|            |             |          | 2               | D         | 1      | 0     | 0              | 0              | 0             | 0     | 0                   | 0                    | 0       | 0         | 0           | 0        | 0      | 0      | 0      | -                 |
|            |             |          | 3               | D#, D#    | 1      | 1     | 1              | 1              | 1             | 0     | 0                   | 3 <sup>2</sup>       | 3       | 0         | 0           | 0        | 7      | F      | 0      | -                 |
|            | _           |          | 4               | D#, D#    | 1      | 1     | 1              | 1              | 1             | 0     | 0                   | 3 <sup>2</sup>       | 3       | 0         | 0           | 0        | 7      | F      | 0      | -                 |
| ling       | Static High |          | 5-8             | repeat pa | ittern | 14,   | use <b>E</b>   | 3G[1:          | 0]2=          | 1, BA | [1:0]               | = 1 ir               | stead   | d         |             |          |        |        |        |                   |
| toggling   | Static      | 1        | 9 - 12          | repeat pa | ttern  | 14,   | use <b>E</b>   | 3G[1:          | 0]2=          | 0, BA | [1:0]               | = <b>2</b> ir        | stead   | d         |             |          |        |        |        |                   |
|            | 0)          |          | 13 - 16         | repeat pa | ttern  | 14,   | use <b>E</b>   | 3G[1:          | 0]2 =         | 1, BA | [1:0]               | = 3 ir               | stead   | t         |             |          |        |        |        |                   |
|            |             |          | 17 - 20         | repeat pa | ttern  | 14,   | use <b>E</b>   | 3G[1:          | 0]2=          | 0, BA | [1:0]               | = 1 ir               | stead   | d         |             |          |        |        |        |                   |
|            |             |          | 21 - 24         | repeat pa | ttern  | 14,   | use <b>E</b>   | 3G[1:          | 0]2=          | 1, BA | [1:0]               | = <b>2</b> ir        | stead   | d         |             |          |        |        |        |                   |
|            |             |          | 25 - 28         | repeat pa | ttern  | 14,   | use <b>E</b>   | 3G[1:          | 0]2=          | 0, BA | [1:0]               | = <b>3</b> ir        | stead   | d         |             |          |        |        |        |                   |
|            |             |          | 29 - 32         | repeat pa | ttern  | 14,   | use <b>E</b>   | 3G[1:          | 0]2=          | 1, BA | [1:0]               | <b>= 0</b> ir        | stead   | t         |             |          |        |        |        |                   |

#### Note:

- 1. DQS\_t, DQS\_c are VDDQ.
- 2. BG1 is don't care for x16 device.
- 3. C[2:0] are used only for 3DS device.
- 4. DQ signals are VDDQ.

Publication Date: Sep. 2022 Revision: 1.0 261/294



# I<sub>DD7</sub> Measurement-Loop Pattern<sup>1</sup>

| CK_t, CK_c | CKE         | Sub-Loop | Cycle<br>Number  | Command   | CS_n  | ACT_n | RAS_n /<br>A16 | CAS_n /<br>A15 | WE_n /<br>A14              | ТДО     | C[2:0] <sup>3</sup> | BG[1:0] <sup>2</sup> | BA[1:0] | A12/ BC_n | A[17,13,11] | A[10]/AP | A[9:7] | A[6:3] | A[2:0] | Data⁴ |
|------------|-------------|----------|------------------|-----------|-------|-------|----------------|----------------|----------------------------|---------|---------------------|----------------------|---------|-----------|-------------|----------|--------|--------|--------|-------|
|            |             |          | 0                | ACT       | 0     | 0     | 0              | 0              | 0                          | 0       | 0                   | 0                    | 0       | 0         | 0           | 0        | 0      | 0      | 0      | -     |
|            |             |          | 1                | RDA       | 0     | 1     | 1              | 0              | 1                          | 0       |                     | 0                    | 0       | 0         | 0           | 1        | 0      | 0      | 0      | -     |
|            |             | 0        | 2                | D         | 1     | 0     | 0              | 0              | 0                          | 0       | 0                   | 0                    | 0       | 0         | 0           | 0        | 0      | 0      | 0      | -     |
|            |             |          | 3                | D#        | 1     | 1     | 1              | 1              | 1                          | 0       | 0                   | 3 <sup>2</sup>       | 3       | 0         | 0           | 0        | 7      | F      | 0      | -     |
|            |             |          |                  | repeat pa | ttern | 23    | until r        | nRRD           | - 1, if                    | nRR     | D > 4               | . Trur               | ncate   | if nec    | essar       | у        |        |        |        |       |
|            |             |          | nRRD             | ACT       | 0     | 0     | 0              | 0              | 0                          | 0       | 0                   | 1                    | 1       | 0         | 0           | 0        | 0      | 0      | 0      | -     |
|            |             | 1        | nRRD + 1         | RDA       | 0     | 1     | 1              | 0              | 1                          | 0       |                     | 1                    | 1       | 0         | 0           | 1        | 0      | 0      | 0      | -     |
|            | h           |          |                  | repeat pa | ttern | 2 3   | 3 until        | 2*nR           | RD -                       | 1, if n | RRD                 | > 4. 7               | Frunc   | ate if i  | neces       | sary     |        |        |        |       |
| toggling   | Static High | 2        | 2*nRRD           | repeat Su | ıb-Lo | op 0, | use <b>E</b>   | 3G[1:          | <b>0]</b> <sup>2</sup> = ( | 0, BA   | [1:0]               | = <b>2</b> in        | stead   | l         |             |          |        |        |        |       |
| togi       | Statio      | 3        | 3*nRRD           | repeat Su | ıb-Lo | op 1, | use <b>E</b>   | 3G[1:          | <b>0]</b> <sup>2</sup> = ' | 1, BA   | [1:0]               | = <b>3</b> in        | stead   | l         |             |          |        |        |        |       |
|            |             | 4        | 4*nRRD           | repeat pa | ttern | 2 3   | 3 until        | nFAV           | V - 1,                     | if nF   | ۶ W                 | 4*nR                 | RD. T   | runca     | ate if r    | neces    | sary   |        |        |       |
|            |             |          |                  |           |       |       |                |                |                            |         |                     |                      |         |           |             |          |        |        |        |       |
|            |             | 5        | nFAW             | repeat Su | ıb-Lo | op 0, | use <b>E</b>   | 3G[1:          | <b>0]</b> 2 <b>=</b>       | 0, BA   | [1:0]               | = 1 ir               | nstead  | b         |             |          |        |        |        |       |
|            |             | 6        | nFAW +<br>nRRD   | repeat Su | ıb-Lo | op 1, | use <b>E</b>   | 3G[1:          | <b>0]</b> 2 =              | 1, BA   | [1:0]               | = <b>2</b> ir        | nstead  | t         |             |          |        |        |        |       |
|            |             | 7        | nFAW +<br>2*nRRD | repeat Su | ıb-Lo | op 0, | use <b>E</b>   | 3G[1:          | <b>0]</b> 2 <b>=</b>       | 0, BA   | [1:0]               | = 3 ir               | nstead  | d         |             |          |        |        |        |       |
|            |             | 8        | nFAW +<br>3*nRRD | repeat Su | ıb-Lo | op 1, | use <b>E</b>   | 3G[1:          | <b>0]</b> 2 <b>=</b>       | 1, BA   | [1:0]               | <b>= 0</b> ir        | nstead  | d         |             |          |        |        |        |       |
|            |             | 9        | nFAW +<br>4*nRRD | repeat Su | ıb-Lo | op 4  |                |                |                            |         |                     |                      |         |           |             |          |        |        |        |       |

#### Note:

- 1. DQS\_t, DQS\_c are VDDQ.
- 2. BG1 is don't care for x16 device.
- 3. C[2:0] are used only for 3DS device.
- 4. Burst Sequence driven on each DQ signal by Read Command. Outside burst operation, DQ signals are VDDQ.

Publication Date: Sep. 2022 Revision: 1.0 262/294



# **IDD Specifications**

IDD and IPP values are for full operating range of voltage and temperature unless otherwise noted. IDD and IPP values are for full operating range of voltage and temperature unless otherwise noted.

 $I_{\text{DD}},\,I_{\text{PP}},\,\text{and}\,\,I_{\text{DDQ}}$  Current Limits

| Speed Grade Bin                                                           |           |           | 1111 | Nata |
|---------------------------------------------------------------------------|-----------|-----------|------|------|
| Symbol                                                                    | DDR4-2666 | DDR4-3200 | Unit | Note |
| I <sub>DD0</sub> : One bank ACTIVATE-to-PRECHARGE current                 | 50        | 54        | mA   |      |
| I <sub>PP0</sub> : One bank ACTIVATE-to-PRECHARGE I <sub>PP</sub> current | 4         | 4         | mA   |      |
| I <sub>DD1</sub> : One bank ACTIVATE-to-READ-to- PRECHARGE current        | 76        | 80        | mA   |      |
| I <sub>DD2N</sub> : Precharge standby current                             | 31        | 33        | mA   |      |
| I <sub>DD2NT</sub> : Precharge standby ODT current                        | 49        | 55        | mA   |      |
| I <sub>DD2P</sub> : Precharge powerdown current                           | 22        | 22        | mA   |      |
| I <sub>DD2Q</sub> : Precharge quiet standby current                       | 26        | 26        | mA   |      |
| I <sub>DD3N</sub> : Active standby current                                | 40        | 44        | mA   |      |
| I <sub>PP3N</sub> : Active standby IPP current                            | 3         | 3         | mA   |      |
| I <sub>DD3P</sub> : Active power-down current                             | 32        | 34        | mA   |      |
| I <sub>DD4R</sub> : Burst read current                                    | 273       | 312       | mA   |      |
| I <sub>DD4W</sub> : Burst write current                                   | 216       | 250       | mA   |      |
| I <sub>DD5R</sub> : Distributed refresh current (1X REF)                  | 48        | 50        | mA   |      |
| I <sub>PP5R</sub> : Distributed refresh I <sub>PP</sub> current (1X REF)  | 5         | 5         | mA   |      |
| I <sub>DD6N</sub> : Self refresh current; 0–85°C                          | 34        | 34        | mA   | 1    |
| I <sub>DD6E</sub> : Self refresh current; 0–95°C                          | 58        | 58        | mA   | 2,4  |
| I <sub>DD6R</sub> : Self refresh current; 0–45°C                          | 21        | 21        | mA   | 3,4  |
| I <sub>DD6A</sub> : Auto self refresh current (25°C)                      | 8.6       | 8.6       | mA   | 4    |
| I <sub>DD6A</sub> : Auto self refresh current (45°C)                      | 21        | 21        | mA   | 4    |
| I <sub>DD6A</sub> : Auto self refresh current (75°C)                      | 31        | 31        | mA   | 4    |
| I <sub>DD6A</sub> : Auto self refresh current (95°C)                      | 58        | 58        | mA   | 4    |
| I <sub>PP6x</sub> : Auto self refresh I <sub>PP</sub> current; 0–95°C     | 5         | 5         | mA   | 26   |
| I <sub>DD7</sub> : Bank interleave read current                           | 252       | 270       | mA   |      |
| I <sub>PP7</sub> : Bank interleave read I <sub>PP</sub> current           | 18        | 18        | mA   |      |
| I <sub>DD8</sub> : Maximum power-down current                             | 18        | 18        | mA   |      |

Publication Date: Sep. 2022 Revision: 1.0 263/294



#### Note:

- 1. Applicable for MR2 settings A7 = 0 and A6 = 0; manual mode with normal temperature range of operation (0–85°C).
- 2. Applicable for MR2 settings A7 = 1 and A6 = 0; manual mode with extended temperature range of operation (0–95°C).
- 3. Applicable for MR2 settings A7 = 0 and A6 = 1; manual mode with reduced temperature range of operation (0–45°C).
- 4. IDD6E, IDD6B, IDD6A values are verified by design and characterization, and may not be subject to production test.
- 5. When additive latency is enabled for I<sub>DD0</sub>, current changes by approximately +1%.
- 6. When additive latency is enabled for I<sub>DD1</sub>, current changes by approximately +7% (x16).
- 7. When additive latency is enabled for I<sub>DD2N</sub>, current changes by approximately +1%.
- 8. When DLL is disabled for I<sub>DD2N</sub>, current changes by approximately –6%.
- 9. When CAL is enabled for I<sub>DD2N</sub>, current changes by approximately –30%.
- 10. When gear-down is enabled for I<sub>DD2N</sub>, current changes by approximately 0%.
- 11. When CA parity is enabled for I<sub>DD2N</sub>, current changes by approximately +10%.
- 12. When additive latency is enabled for I<sub>DD3N</sub>, current changes by approximately +1%.
- 13. When additive latency is enabled for  $I_{DD4R}$ , current changes by approximately +4%.
- 14. When read DBI is enabled for IDD4R, current changes by approximately -14%.
- 15. When additive latency is enabled for I<sub>DD4W</sub>, current changes by approximately +4% (x16).
- 16. When write DBI is enabled for I<sub>DD4W</sub>, current changes by approximately 0%.
- 17. When write CRC is enabled for I<sub>DD4W</sub>, current changes by approximately -5%.
- 18. When CA parity is enabled for I<sub>DD4W</sub>, current changes by approximately +12%.
- 19. When 2X REF is enabled for I<sub>DD5R</sub>, current changes by approximately +0%.
- 20. When 4X REF is enabled for I<sub>DD5R</sub>, current changes by approximately +0%.
- 21. When 2X REF is enabled for I<sub>PP5R</sub>, current changes by approximately +0%.
- 22. When 4X REF is enabled for I<sub>PP5R</sub>, current changes by approximately +0%.
- 23.  $I_{PP0}$  test and limit is applicable for  $I_{DD0}$  and  $I_{DD1}$  conditions.
- 24. I<sub>PP3N</sub> test and limit is applicable for all I<sub>DD2x</sub>, I<sub>DD3x</sub>, I<sub>DD4x</sub> and I<sub>DD8</sub> conditions; that is, testing I<sub>PP3N</sub> should satisfy the I<sub>PPs</sub> for the noted I<sub>DD</sub> tests.
- 25. DDR4-1600 and DDR4-1866 use the same I<sub>DD</sub> limits as DDR4-2133.
- 26. The I<sub>DD</sub> values must be derated (increased) when operating between 85°C < T<sub>C</sub> ≤ 95°C: I<sub>DD0</sub>, I<sub>DD1</sub>, I<sub>DD2N</sub>, I<sub>DD2N</sub>, I<sub>DD2N</sub>, I<sub>DD3N</sub>, I<sub>DD3N</sub>, I<sub>DD3P</sub>, I<sub>DD4R</sub>, and I<sub>DD4W</sub> must be derated by +3%; I<sub>DD2P</sub> must be derated by +10%; and I<sub>DD5R</sub> and I<sub>PP5R</sub> must be derated by +43%; All I<sub>PP</sub> currents except I<sub>PP6x</sub> and I<sub>PP5R</sub> must be derated by +0%. These values are verified by design and characterization, and may not be subject to production test.
- 27. IPP6x is applicable to  $I_{DD6N}$ ,  $I_{DD6E}$ ,  $I_{DD6R}$  and  $I_{DD6A}$  conditions.



## **Input/Output Capacitance**

### Silicon pad I/O Capacitance

|                      | B                                              | DDR4 | I-2666 | DDR4 | -3200 | 11.24 | New      |
|----------------------|------------------------------------------------|------|--------|------|-------|-------|----------|
| Symbol               | Parameter                                      | Min. | Max.   | Min. | Max.  | Unit  | Note     |
| C <sub>IO</sub>      | Input/output capacitance                       | 0.55 | 1.15   | 0.55 | 1.00  | pF    | 1,2,3    |
| C <sub>DIO</sub>     | Input/output capacitance delta                 | -0.1 | 0.1    | -0.1 | 0.1   | pF    | 1,2,3,11 |
| C <sub>DDQS</sub>    | Input/output capacitance delta DQS_t and DQS_c | -    | 0.05   | -    | 0.05  | pF    | 1,2,3,5  |
| Сск                  | Input capacitance, CK_t and CK_c               | 0.2  | 0.7    | 0.15 | 0.7   | pF    | 1,3      |
| C <sub>DCK</sub>     | Input capacitance delta CK_t and CK_c          | -    | 0.05   | -    | 0.05  | pF    | 1,3,4    |
| Cı                   | Input capacitance (CTRL, ADD, CMD pins only)   | 0.2  | 0.7    | 0.15 | 0.55  | pF    | 1,3,6    |
| C <sub>DI_CTRL</sub> | Input capacitance delta (All CTRL pins only)   | -0.1 | 0.1    | -0.1 | 0.1   | pF    | 1,3,7,8  |
| $C_{DI_{-}}$         | Input capacitance delta(All ADD/CMD pins only) | -0.1 | 0.1    | -0.1 | 0.1   | pF    | 1,2,9,10 |
| C <sub>ALERT</sub>   | Input/output capacitance of ALERT              | 0.5  | 1.5    | 0.5  | 1.5   | pF    | 1,3      |
| C <sub>ZQ</sub>      | Input/output capacitance of ZQ                 | -    | 2.3    | -    | 2.3   | pF    | 1,3,12   |
| C <sub>TEN</sub>     | Input capacitance of TEN                       | 0.2  | 2.3    | 0.15 | 2.3   | pF    | 1,3,13   |

#### Note:

- 1. This parameter is not subject to production test. It is verified by design and characterization. The silicon only capacitance is validated by de-embedding the package L & C parasitic. The capacitance is measured with VDD, VDDQ, VSS, VSSQ applied with all other signal pins floating. Measurement procedure tbd.
- 2. DQ, DM\_n, DQS\_t, DQS\_c. Although the DM pins have different functions, the loading matches DQ and DQS
- 3. This parameter applies to monolithic devices only; stacked/dual-die devices are not covered here
- 4. Absolute value CK\_t-CK\_c
- 5. Absolute value of CIO(DQS\_t)-CIO(DQS\_c)
- 6. CI applies to ODT, CS\_n, CKE, A0-A17, BA0-BA1, BG0-BG1, RAS\_n/A16, CAS\_n/A15, WE\_n/A14, ACT\_n and PAR.
- 7. CDI CTRL applies to ODT, CS\_n and CKE
- 8.  $CDI\_CTRL = CI(CTRL)-0.5*(CI(CK\_t)+CI(CK\_c))$
- 9. CDI\_ADD\_ CMD applies to, A0-A17, BA0-BA1, BG0-BG1, RAS\_n/A16, CAS\_n/A15, WE\_n/A14, ACT\_n and PAR.
- 10.  $CDI\_ADD\_CMD = CI(ADD\_CMD)-0.5*(CI(CK\_t)+CI(CK\_c))$
- 11.  $CDIO = CIO(DQ,DM)-0.5*(CIO(DQS_t)+CIO(DQS_c))$
- 12. Maximum external load capacitance on ZQ pin: 5pF.
- 13. TEN pin may be DRAM internally pulled low through a weak pull-down resistor to VSS. In this case CTEN might not be valid and system shall verify TEN signal with Vendor specific information.



## **DRAM** package electrical specifications

|                        | _                             | DDR4-2 | 2666/3200 | l lmit | Next |  |
|------------------------|-------------------------------|--------|-----------|--------|------|--|
| Symbol                 | Parameter                     | Min.   | Max.      | Unit   | Note |  |
| Z <sub>IO</sub>        | Input/output Zpkg             | 45     | 85        | Ω      | 1    |  |
| T <sub>dlO</sub>       | Input/output Pkg Delay        | 14     | 45        | ps     | 1    |  |
| L <sub>io</sub>        | Input/Output Lpkg             | -      | 3.4       | nΗ     | 1, 2 |  |
| C <sub>io</sub>        | Input/Output Cpkg             | -      | 0.82      | pF     | 1, 3 |  |
| Z <sub>IO DQS</sub>    | DQS_t, DQS_c Zpkg             | 45     | 85        | Ω      | 1    |  |
| Td <sub>IO DQS</sub>   | DQS_t, DQS_c Pkg Delay        | 14     | 45        | ps     | 1    |  |
| L <sub>io DQS</sub>    | DQS Lpkg                      | -      | 3.4       | nH     | 1, 2 |  |
| C <sub>io DQS</sub>    | DQS Cpkg                      | -      | 0.82      | pF     | 1, 3 |  |
| D.7                    | Delta Zpkg DQSU_t, DQSU_c     | -      | 10.5      | Ω      | -    |  |
| DZ <sub>DIO DQS</sub>  | Delta Zpkg DQSL_t, DQSL_c     | -      | 10.5      | Ω      | -    |  |
|                        | Delta Delay DQSU_t, DQSU_c    | -      | 5         | ps     | -    |  |
| D <sub>TdDIO DQS</sub> | Delta Delay DQSL_t, DQSL_c    | -      | 5         | ps     | -    |  |
| Z <sub>I CTRL</sub>    | Input CTRL pins Zpkg          | 50     | 90        | Ω      | 1    |  |
| T <sub>dl_CTRL</sub>   | Input CTRL pins Pkg Delay     | 14     | 42        | ps     | 1    |  |
| L <sub>i CTRL</sub>    | Input CTRL Lpkg               | -      | 3.4       | nH     | 1, 2 |  |
| C <sub>i CTRL</sub>    | Input CTRL Cpkg               | -      | 0.7       | pF     | 1, 3 |  |
| Z <sub>IADD</sub> CMD  | Input- CMD ADD pins Zpkg      | 50     | 90        | Ω      | 1    |  |
| Td <sub>IADD_CMD</sub> | Input- CMD ADD pins Pkg Delay | 14     | 52        | ps     | 1    |  |
| L <sub>i ADD CMD</sub> | Input CMD ADD Lpkg            | -      | 3.9       | nΗ     | 1, 2 |  |
| C <sub>i ADD CMD</sub> | Input CMD ADD Cpkg            | -      | 0.86      | pF     | 1, 3 |  |
| Z <sub>CK</sub>        | CK_c Zpkg                     | 50     | 90        | Ω      | 1    |  |
| Td <sub>CK</sub>       | CK_c Pkg Delay                | 14     | 42        | ps     | 1    |  |
| L <sub>i CLK</sub>     | Input CK Lpkg                 | -      | 3.4       | nΗ     | 1, 2 |  |
| C <sub>i CLK</sub>     | Input CK Cpkg                 | -      | 0.7       | pF     | 1, 3 |  |
| DZ <sub>DCK</sub>      | Delta Zpkg CK_c               | -      | 10.5      | Ω      | -    |  |
| D <sub>TdCK</sub>      | Delta Delay CK_c              | -      | 5         | ps     | -    |  |
| Z <sub>OZQ</sub>       | ZQ Zpkg                       | -      | 100       | Ω      | •    |  |
| Td <sub>O ZQ</sub>     | ZQ Delay                      | 20     | 90        | ps     | -    |  |
| Z <sub>O ALERT</sub>   | ALERT Zpkg                    | 40     | 100       | Ω      | -    |  |
| Td <sub>O ALERT</sub>  | ALERT Delay                   | 20     | 55        | ps     | -    |  |

#### Note:

- 1. Package implementations shall meet spec if the Zpkg and Pkg Delay fall within the ranges shown, and the maximum Lpkg and Cpkg do not exceed the maximum value shown
- 2. It is assumed that Lpkg can be approximated as Lpkg = Zo\*Td
- 3. It is assumed that Cpkg can be approximated as Cpkg = Td/Zo

Publication Date: Sep. 2022 Revision: 1.0 266/294



## **Electrical Characteristics & AC Timing**

## Reference Load for AC Timing and Output Slew Rate

**Reference Load for AC Timing and Output Slew Rate f**igure represents the effective reference load of 50 ohms used in defining the relevant AC timing parameters of the device as well as output slew rate measurements.

Ron nominal of DQ, DQS\_t and DQS\_c drivers uses 34 ohms to specify the relevant AC timing parameter values of the device.

The maximum DC High level of Output signal = 1.0 \* VDDQ,

The minimum DC Low level of Output signal = { 34 / (34 + 50) } \*VDDQ = 0.4\* VDDQ

The nominal reference level of an Output signal can be approximated by the following:

The center of maximum DC High and minimum DC Low = { (1 + 0.4) / 2} \* VDDQ = 0.7 \* VDDQ

The actual reference level of Output signal might vary with driver Ron and reference load tolerances. Thus, the actual reference level or midpoint of an output signal is at the widest part of the output signal's eye. Prior to measuring AC parameters, the reference level of the verification tool should be set to an appropriate level.

It is not intended as a precise representation of any particular system environment or a depiction of the actual load presented by a production tester. System designers should use IBIS or other simulation tools to correlate the timing reference load to a system environment. Manufacturers correlate to their production test conditions, generally one or more coaxial transmission lines terminated at the tester electronics.



Reference Load for AC Timing and Output Slew Rate

#### **tREFI**

Average periodic Refresh interval (tREFI) of DDR4 SDRAM is defined as shown in the table.

#### tREFI by device density

| Parameter                         | Symbol |                                                   | 8Gb | Unit |
|-----------------------------------|--------|---------------------------------------------------|-----|------|
| Average periodic refresh interval | +DEE1  | $0^{\circ}$ C $\leq$ TCASE $\leq$ 85 $^{\circ}$ C | 7.8 | us   |
|                                   | tREFI  | 85°C < TCASE $\leq$ 95°C                          | 3.9 | us   |

Publication Date: Sep. 2022 Revision: 1.0 267/294



#### **Clock Specification**

The jitter specified is a random jitter meeting a Gaussian distribution. Input clocks violating the min/max values may result in malfunction of the DDR4 SDRAM device.

## **Definition for tCK(abs)**

tCK(abs) is defined as the absolute clock period, as measured from one rising edge to the next consecutive rising edge. tCK(abs) is not subject to production test.

## **Definition for tCK(avg)**

tCK(avg) is calculated as the average clock period across any consecutive 200 cycle window, where each clock period is calculated from rising edge to rising edge.

$$tCK(avg) = \left(\sum_{j=1}^{N} tCK(avg)j\right)/N \qquad N = 200$$

## Definition for tCH(avg) and tCL(avg)

tCH(avg) is defined as the average high pulse width, as calculated across any consecutive 200 high pulses.

$$tCH(avg) = \left(\sum_{i=1}^{N} tCH_i\right) / \{N \times tCK(avg)\}$$
  $N = 200$ 

tCL(avg) is defined as the average low pulse width, as calculated across any consecutive 200 low pulses.

$$tCL(avg) = \left(\sum_{j=1}^{N} tCL_j\right) / \{N \times tCK(avg)\}$$
  $N = 200$ 

# **Definition for tERR(nper)**

tERR is defined as the cumulative error across n consecutive cycles of n x tCK(avg). tERR is not subject to production test.



# **Timing Parameters by Speed Grade**

| Speed                                                        |                  | DDR4                                     | l-2666                            | DDR4                                     | 4-3200                          | I Imit   | Nata  |
|--------------------------------------------------------------|------------------|------------------------------------------|-----------------------------------|------------------------------------------|---------------------------------|----------|-------|
| Parameter                                                    | Symbol           | MIN                                      | MAX                               | MIN                                      | MAX                             | Unit     | Note  |
| Clock Timing                                                 | •                | •                                        |                                   |                                          |                                 |          |       |
| Minimum Clock<br>Cycle Time<br>(DLL off mode)                | tCK<br>(DLL_OFF) | 8                                        | 20                                | 8                                        | 20                              | ns       |       |
| Average Clock<br>Period                                      | tCK(avg)         | 0.750                                    | 1.9                               | 0.625                                    | 1.9                             | ns       | 35,36 |
| Average high pulse width                                     | tCH(avg)         | 0.48                                     | 0.52                              | 0.48                                     | 0.52                            | tCK(avg) |       |
| Average low pulse width                                      | tCL(avg)         | 0.48                                     | 0.52                              | 0.48                                     | 0.52                            | tCK(avg) |       |
| Absolute Clock<br>Period                                     | tCK(abs)         | tCK(avg)min<br>+<br>tJIT(per)min_t<br>ot | tCK(avg)m<br>+<br>tJIT(per)ax_tot | tCK(avg)min<br>+<br>tJIT(per)min_t<br>ot | tCK(avg)ax +<br>tJIT(per)ax_tot | tCK(avg) |       |
| Absolute clock<br>HIGH pulse width                           | tCH(abs)         | 0.45                                     | -                                 | 0.45                                     | -                               | tCK(avg) | 23    |
| Absolute clock<br>LOW pulse width                            | tCL(abs)         | 0.45                                     | -                                 | 0.45                                     | -                               | tCK(avg) | 24    |
| Clock Period Jitter-<br>total                                | JIT(per)_tot     | -38                                      | 38                                | -32                                      | 32                              | ps       | 25    |
| Clock Period Jitter-<br>deterministic                        | JIT(per)_dj      | -19                                      | 19                                | -16                                      | 16                              | ps       | 26    |
| Clock Period Jitter<br>during DLL locking<br>period          | tJIT(per, lck)   | -30                                      | 30                                | -25                                      | 25                              | ps       |       |
| Cycle to Cycle<br>Period Jitter                              | tJIT(cc)         | -                                        | 75                                | -                                        | 62                              | ps       |       |
| Cycle to Cycle<br>Period Jitter during<br>DLL locking period | tJIT(cc, lck)    | -                                        | 60                                | -                                        | 62                              | ps       |       |
| Cumulative error across 2 cycles                             | tERR(2per)       | -55                                      | 55                                | -46                                      | 46                              | ps       |       |
| Cumulative error across 3 cycles                             | tERR(3per)       | -66                                      | 66                                | -55                                      | 55                              | ps       |       |
| Cumulative error across 4 cycles                             | tERR(4per)       | -73                                      | 73                                | -61                                      | 61                              | ps       |       |
| Cumulative error across 5 cycles                             | tERR(5per)       | -78                                      | 78                                | -65                                      | 65                              | ps       |       |
| Cumulative error across 6 cycles                             | tERR(6per)       | -83                                      | 83                                | -69                                      | 69                              | ps       |       |
| Cumulative error across 7 cycles                             | tERR(7per)       | -87                                      | 87                                | -73                                      | 73                              | ps       |       |
| Cumulative error across 8 cycles                             | tERR(8per)       | -91                                      | 91                                | -76                                      | 76                              | ps       |       |
| Cumulative error across 9 cycles                             | tERR(9per)       | -94                                      | 94                                | -78                                      | 78                              | ps       |       |
| Cumulative error across 10 cycles                            | tERR(10per)      | -96                                      | 96                                | -80                                      | 80                              | ps       |       |

Publication Date: Sep. 2022 Revision: 1.0 269/294



| Speed                                                                               |             | DDR4              | -2666                                                                                                              | DDR4              | 1-3200 | Unit | Mata |
|-------------------------------------------------------------------------------------|-------------|-------------------|--------------------------------------------------------------------------------------------------------------------|-------------------|--------|------|------|
| Parameter                                                                           | Symbol      | MIN               | MAX                                                                                                                | MIN               | MAX    | Unit | Note |
| Cumulative error across 11 cycles                                                   | tERR(11per) | -99               | 99                                                                                                                 | -83               | 83     | ps   |      |
| Cumulative error across 12 cycles                                                   | tERR(12per) | -101              | 101                                                                                                                | -84               | 84     | ps   |      |
| Cumulative error across 13 cycles                                                   | tERR(13per) | -103              | 103                                                                                                                | -86               | 86     | ps   |      |
| Cumulative error across 14 cycles                                                   | tERR(14per) | -104              | 104                                                                                                                | -87               | 87     | ps   |      |
| Cumulative error across 15 cycles                                                   | tERR(15per) | -106              | 106                                                                                                                | -89               | 89     | ps   |      |
| Cumulative error across 16 cycles                                                   | tERR(16per) | -108              | 108                                                                                                                | -90               | 90     | ps   |      |
| Cumulative error across 17 cycles                                                   | tERR(17per) | -110              | 110                                                                                                                | -92               | 92     | ps   |      |
| Cumulative error across 18 cycles                                                   | tERR(18per) | -112              | 112                                                                                                                | -93               | 93     | ps   |      |
| Cumulative error across n = 13, 14 49, 50 cycles                                    | tERR(nper)  |                   | tERR(nper)min = ((1 + 0.68ln(n)) * tJIT(per)_total min)<br>tERR(nper)max = ((1 + 0.68ln(n)) * tJIT(per)_total max) |                   |        |      |      |
| Command and Address setup time to CK_t, CK_c referenced to Vih(ac) / Vil(ac) levels | tlS(base)   | 55                | -                                                                                                                  | 40                | -      | ps   |      |
| Command and<br>Address setup time<br>to CK_t, CK_c<br>referenced to Vref<br>levels  | tIS(Vref)   | 145               | -                                                                                                                  | 130               | -      | ps   |      |
| Command and Address hold time to CK_t, CK_c referenced to Vih(dc) / Vil(dc) levels  | tIH(base)   | 80                | -                                                                                                                  | 65                | -      | ps   |      |
| Command and<br>Address hold time<br>to CK_t, CK_c<br>referenced to Vref<br>levels   | tIH(Vref)   | 145               | -                                                                                                                  | 130               | -      | ps   |      |
| Control and<br>Address Input pulse<br>width for each input                          | tIPW        | 385               | -                                                                                                                  | 340               | -      | ps   |      |
| CAS_n to CAS_n command delay for same bank group                                    | tCCD_L      | Max(4nCK,<br>5ns) | -                                                                                                                  | Max(4nCK,<br>5ns) | -      | nCK  | 34   |
| CAS_n to CAS_n<br>command delay for<br>different bank group                         | tCCD_S      | 4                 | -                                                                                                                  | 4                 | -      | nCK  | 34   |

Publication Date: Sep. 2022 Revision: 1.0 270/294





| Speed                                                                                                                          |                   | DDR4                        | -2666 | DDR4-                       | 3200 | Unit | Mata         |
|--------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------------|-------|-----------------------------|------|------|--------------|
| Parameter                                                                                                                      | Symbol            | MIN                         | MAX   | MIN                         | MAX  | Unit | Note         |
| ACTIVATE to<br>ACTIVATE<br>Command delay to<br>different bank group<br>for 2KB page size                                       | tRRD_S(2K)        | Max(4nCK,<br>5.3ns)         | -     | Max(4nCK,<br>5.3ns)         | -    | nCK  | 34           |
| ACTIVATE to ACTIVATE Command delay to same bank group for 2KB page size                                                        | tRRD_L(2K)        | Max(4nCK,<br>6.4ns)         | 1     | Max(4nCK,<br>6.4ns)         | -    | nCK  | 34           |
| Four activate window for 2KB page size                                                                                         | tFAW_2K           | Max<br>(28nCK,30ns)         | -     | Max<br>(28nCK,30ns)         | -    | ns   | 34           |
| Delay from start of<br>internal write<br>transaction to<br>internal read<br>command for<br>different bank group                | tWTR_S            | max (2nCK,<br>2.5ns)        | -     | max (2nCK,<br>2.5ns)        | -    | ns   | 1,2,e,<br>34 |
| Delay from start of internal write transaction to internal read command for same bank group                                    | tWTR_L            | max<br>(4nCK,7.5ns)         | -     | max<br>(4nCK,7.5ns)         | -    |      | 1,34         |
| Internal READ<br>Command to<br>PRECHARGE<br>Command delay                                                                      | tRTP              | max<br>(4nCK,7.5ns)         | -     | max<br>(4nCK,7.5ns)         | -    |      | 34           |
| WRITE recovery time                                                                                                            | tWR               | 15                          | -     | 15                          | -    | ns   | 1            |
| Write recovery time when CRC and DM are enabled                                                                                | tWR_CRC<br>_DM    | tWR+max<br>(5nCK,3.75ns)    | -     | tWR+max<br>(5nCK,3.75ns)    | -    | ns   | 1, 28        |
| delay from start of internal write transaction to internal read command for different bank groups with both CRC and DM enabled | tWTR_S_CR<br>C_DM | tWTR_S+max<br>(5nCK,3.75ns) | -     | tWTR_S+max<br>(5nCK,3.75ns) | -    | ns   | 2,<br>29,34  |
| delay from start of internal write transaction to internal read command for same bank group with both CRC and DM enabled       | tWTR_L_CR<br>C_DM | tWTR_L+max<br>(5nCK,3.75ns) | -     | tWTR_L+max<br>(5nCK,3.75ns) | -    | ns   | 3,<br>30,34  |

Publication Date: Sep. 2022 Revision: 1.0 271/294





| Speed                                                                 |               | DDR4                    | -2666           | DDR4-3200               |        | Unit | Nucl     |
|-----------------------------------------------------------------------|---------------|-------------------------|-----------------|-------------------------|--------|------|----------|
| Parameter                                                             | Symbol        | MIN                     | MAX             | MIN                     | MAX    | Unit | Note     |
| Clock Timing                                                          |               | <u> </u>                |                 | <u>.</u>                |        | •    | <u>.</u> |
| DLL locking time                                                      | tDLLK         | 854                     | -               | 1024                    | -      | nCK  |          |
| Mode Register Set command cycle time                                  | tMRD          | 8                       | -               | 8                       | -      | nCK  |          |
| Mode Register Set command update delay                                | tMOD          | max(24nCK,<br>15ns)     | -               | max(24nCK,<br>15ns)     | -      | nCK  | 50       |
| Multi-Purpose<br>Register Recovery<br>Time                            | tMPRR         | 1                       | -               | 1                       | -      | nCK  | 33       |
| Multi Purpose<br>Register Write<br>Recovery Time                      | tWR_MPR       | tMOD (min)<br>+ AL + PL | -               | tMOD (min)<br>+ AL + PL | -      | nCK  |          |
| Auto precharge<br>write recovery +<br>precharge time                  | tDAL(min)     | Progr                   | rammed WR + rou | undup ( tRP / tCK       | (avg)) | nCK  | 52       |
| DQ0 or DQL0<br>driven to 0 set-up<br>time to first DQS<br>rising edge | tPDA_S        | 0.5                     | -               | 0.5                     | -      | UI   | 45,47    |
| DQ0 or DQL0<br>driven to 0 hold time<br>from last DQS<br>falling edge | tPDA_H        | 0.5                     | -               | 0.5                     | -      | UI   | 46,47    |
| CS_n to Command                                                       | Address Laten | су                      |                 |                         |        |      |          |
| CS_n to Command<br>Address Latency                                    | tCAL          | 5                       | -               | 6                       | -      | nCK  |          |
| Mode Register Set command cycle time in CAL mode                      | tMRD_tCAL     | tMOD+ tCAL              | -               | tMOD+ tCAL              | -      | nCK  |          |
| Mode Register Set<br>update delay in<br>CAL mode                      | tMOD_tCAL     | tMOD+ tCAL              | -               | tMOD+ tCAL              | -      | nCK  |          |

Publication Date: Sep. 2022 Revision: 1.0 272/294





| Speed                                                                                          |          | DDR4     | l-2666   | DDR  | 4-3200  | 11.14          | N                       |
|------------------------------------------------------------------------------------------------|----------|----------|----------|------|---------|----------------|-------------------------|
| Parameter                                                                                      | Symbol   | MIN      | MAX      | MIN  | MAX     | Unit           | Note                    |
| DRAM Data Timing                                                                               | <u> </u> | <u>.</u> | <u>L</u> |      | L       | <u> </u>       |                         |
| DQS_t,DQS_c to<br>DQ skew, per<br>group, per access                                            | tDQSQ    | -        | 0.18     | -    | 0.20    | tCK(avg)       | 13,18,<br>39, 49        |
| DQ output hold time<br>per group, per<br>access from<br>DQS_t,DQS_c                            | tQH      | 0.74     | -        | 0.70 | -       | tCK(avg)<br>/2 | 13,17,<br>18,<br>39, 49 |
| Data Valid Window<br>per device per UI<br>: ( tQH - tDQSQ ) of<br>each UI on a given<br>DRAM   | tDVWd    | 0.64     | -        | 0.64 | -       | UI             | 17,18,<br>39, 49        |
| Data Valid Window<br>per pin per UI:<br>(tQH<br>-tDQSQ) each UI<br>on a pin of a given<br>DRAM | tDVWp    | 0.72     | -        | 0.72 | -       | UI             | 17,18,<br>39, 49        |
| DQ low impedance time from CK_t, CK_c                                                          | tLZ(DQ)  | -310     | 170      | -250 | 160     | ps             | 39                      |
| DQ high impedance time from CK_t, CK_c                                                         | tHZ(DQ)  | -        | 170      | -    | 160     | ps             | 39                      |
| Data Strobe Timing                                                                             |          |          |          |      |         |                |                         |
| DQS_t, DQS_c<br>differential READ<br>Preamble (1 clock<br>preamble)                            | tRPRE    | 0.9      | Note 44  | 0.9  | Note 44 | tCK            | 39, 40                  |
| DQS_t, DQS_c<br>differential READ<br>Preamble (2 clock<br>preamble)                            | tRPRE2   | 1.8      | Note 44  | 1.8  | Note 44 | tCK            | 39, 41                  |
| DQS_t, DQS_c<br>differential READ<br>Postamble                                                 | tRPST    | 0.33     | Note 45  | 0.33 | Note 45 | tCK            | 39                      |
| DQS_t,DQS_c<br>differential output<br>high time                                                | tQSH     | 0.4      | -        | 0.4  | -       | tCK            | 21, 39                  |
| DQS_t,DQS_c<br>differential output<br>low time                                                 | tQSL     | 0.4      | -        | 0.4  | -       | tCK            | 20, 39                  |
| DQS_t, DQS_c<br>differential WRITE<br>Preamble (1 clock<br>preamble)                           | tWPRE    | 0.9      | -        | 0.9  | -       | tCK            | 42                      |
| DQS_t, DQS_c<br>differential WRITE<br>Preamble (2 clock<br>preamble)                           | tWPRE2   | 1.8      | -        | 1.8  | -       | tCK            | 43                      |

Publication Date: Sep. 2022 Revision: 1.0 273/294





| Speed                                                                                               |                     | DDR4  | -2666 | DDR4-3200 |      | Unit | Maria        |
|-----------------------------------------------------------------------------------------------------|---------------------|-------|-------|-----------|------|------|--------------|
| Parameter                                                                                           | Symbol              | MIN   | MAX   | MIN       | MAX  | Unit | Note         |
| DQS_t, DQS_c<br>differential WRITE<br>Postamble                                                     | tWPST               | 0.33  | -     | 0.33      | -    | tCK  |              |
| DQS_t and DQS_c<br>low-impedance time<br>Referenced from<br>RL-1)                                   | tLZ(DQS)            | -310  | 170   | -250      | 160  | ps   | 39           |
| DQS_t and DQS_c<br>high-impedance<br>time (Referenced<br>from RL+BL/2)                              | tHZ(DQS)            | -     | 170   | -         | 160  | ps   | 39           |
| DQS_t, DQS_c<br>differential input low<br>pulse width                                               | tDQSL               | 0.46  | 0.54  | 0.46      | 0.54 | tCK  |              |
| DQS_t, DQS_c<br>differential input<br>high pulse width                                              | tDQSH               | 0.46  | 0.54  | 0.46      | 0.54 | tCK  |              |
| DQS_t, DQS_c<br>rising edge to CK_t,<br>CK_c rising edge (1<br>clock preamble)                      | tDQSS               | -0.27 | 0.27  | -0.27     | 0.27 | tCK  | 42           |
| DQS_t, DQS_c<br>rising edge to CK_t,<br>CK_c rising edge (2<br>clock preamble)                      | tDQSS2              | -0.50 | 0.50  | -0.50     | 0.50 | tCK  | 43           |
| DQS_t, DQS_c<br>falling edge setup<br>time to CK_t, CK_c<br>rising edge                             | tDSS                | 0.18  | -     | 0.18      | -    | tCK  |              |
| DQS_t, DQS_c<br>falling edge hold<br>time from CK_t,<br>CK_c rising edge                            | tDSH                | 0.18  | -     | 0.18      | -    | tCK  |              |
| DQS_t, DQS_c<br>rising edge output<br>timing location from<br>rising CK_t, CK_c<br>with DLL On mode | tDQSCK<br>(DLL On)  | -260  | 260   | -250      | 250  | ps   | 37,38,<br>39 |
| DQS_t, DQS_c<br>rising edge output<br>variance window<br>per DRAM                                   | tDQSCKI<br>(DLL On) | -     | 270   | -         | 260  | ps   | 37,38,<br>39 |

Publication Date: Sep. 2022 Revision: 1.0 274/294



| Speed                                                                            |                   | DDR4                             | -2666 | DDR4-                            | 3200 | Unit        | New      |
|----------------------------------------------------------------------------------|-------------------|----------------------------------|-------|----------------------------------|------|-------------|----------|
| Parameter                                                                        | Symbol            | MIN                              | MAX   | MIN                              | MAX  | Unit        | Note     |
| MPSM Timing                                                                      | <u>L</u>          |                                  |       |                                  |      | <del></del> | <u>.</u> |
| Command path disable delay upon MPSM entry                                       | tMPED             | tMOD(min) +<br>tCPDED(min)       | -     | tMOD(min) +<br>tCPDED(min)       | -    |             |          |
| Valid clock<br>requirement after<br>MPSM entry                                   | tCKMPE            | tMOD(min) +<br>tCPDED(min)       | -     | tMOD(min) +<br>tCPDED(min)       | -    |             |          |
| Valid clock<br>requirement before<br>MPSM exit                                   | tCKMPX            | tCKSRX(min)                      | -     | tCKSRX(min)                      | -    |             |          |
| Exit MPSM to commands not requiring a locked DLL                                 | tXMP              | tXS(min)                         | -     | tXS(min)                         | -    |             |          |
| Exit MPSM to commands requiring a locked DLL                                     | tXMPDLL           | tXMP(min) +<br>tXSDLL(min)       | -     | tXMP(min) +<br>tXSDLL(min)       | -    |             |          |
| CS setup time to CKE                                                             | tMPX_S            | tISmin +<br>tIHmin               | -     | tlSmin +<br>tlHmin               | -    |             |          |
| Calibration Timing                                                               |                   |                                  |       | •                                |      |             |          |
| Power-up and<br>RESET calibration<br>time                                        | tZQinit           | 1024                             | -     | 1024                             | -    | nCK         |          |
| Normal operation Full calibration time                                           | tZQoper           | 512                              | -     | 512                              | -    | nCK         |          |
| Normal operation<br>Short calibration<br>time                                    | tZQCS             | 128                              | -     | 128                              | -    | nCK         |          |
| Reset/Self Refresh                                                               | Timing            |                                  |       |                                  |      |             |          |
| Exit Reset from<br>CKE HIGH to a<br>valid command                                | tXPR              | max<br>(5nCK,tRFC(<br>min)+10ns) | -     | max<br>(5nCK,tRFC(<br>min)+10ns) | -    | nCK         |          |
| Exit Self Refresh to commands not requiring a locked DLL                         | tXS               | tRFC(min)+10<br>ns               | -     | tRFC(min)+10<br>ns               | -    | nCK         |          |
| SRX to commands<br>not requiring a<br>locked DLL in Self<br>Refresh ABORT        | tXS_ABORT (min)   | tRFC4(min)+<br>10ns              | -     | tRFC4(min)+<br>10ns              | -    | nCK         |          |
| Exit Self Refresh to<br>ZQCL,ZQCS and<br>MRS<br>(CL,CWL,WR,RTP<br>and Gear Down) | tXS_FAST<br>(min) | tRFC4(min)+<br>10ns              | -     | tRFC4(min)+<br>10ns              | -    | nCK         |          |

Publication Date: Sep. 2022 Revision: 1.0 275/294



| Speed                                                                                                                                                     |                | DDR4                      | -2666   | DDR4-3200                 |         | Unit | Nata  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------------------|---------|---------------------------|---------|------|-------|
| Parameter                                                                                                                                                 | Symbol         | MIN                       | MAX     | MIN                       | MAX     | Unit | Note  |
| Exit Self Refresh to commands requiring a locked DLL                                                                                                      | tXSDLL         | tDLLK(min)                | -       | tDLLK(min)                | -       | nCK  |       |
| Minimum CKE low<br>width for Self<br>refresh entry to exit<br>timing                                                                                      | tCKESR         | tCKE(min)+<br>1nCK        | -       | tCKE(min)+<br>1nCK        | -       | nCK  |       |
| Minimum CKE low<br>width for Self<br>refresh entry to exit<br>timing with CA<br>Parity enabled                                                            | tCKESR_<br>PAR | tCKE(min)+<br>1nCK+PL     | -       | tCKE(min)+<br>1nCK+PL     | -       | nCK  |       |
| Valid Clock<br>Requirement after<br>Self Refresh Entry<br>(SRE) or<br>Power-Down Entry<br>(PDE)                                                           | tCKSRE         | max<br>(5nCK,10ns)        | -       | max<br>(5nCK,10ns)        | -       | nCK  |       |
| Valid Clock Requirement after Self Refresh Entry (SRE) or Power-Down when CA Parity is enabled                                                            | tCKSRE_PAR     | max<br>(5nCK,10ns)+<br>PL | -       | max<br>(5nCK,10ns)+<br>PL | -       | nCK  |       |
| Valid Clock Requirement before Self Refresh Exit (SRX) or Power-Down Exit (PDX) or Reset Exit                                                             | tCKSRX         | max<br>(5nCK,10ns)        | -       | max<br>(5nCK,10ns)        | -       | nCK  |       |
| Power Down Timing                                                                                                                                         | 9              |                           |         |                           |         |      |       |
| Exit Power Down<br>with DLL on to any<br>valid command;Exit<br>Precharge Power<br>Down with DLL<br>frozen to<br>commands not<br>requiring a locked<br>DLL | tXP            | max<br>(4nCK,6ns)         | -       | max<br>(4nCK,6ns)         | -       | nCK  |       |
| CKE minimum pulse width                                                                                                                                   | tCKE           | max (3nCK,<br>5ns)        | -       | max (3nCK,<br>5ns)        | -       | nCK  | 31,32 |
| Command pass disable delay                                                                                                                                | tCPDED         | 4                         | -       | 4                         | -       | nCK  |       |
| Power Down Entry to Exit Timing                                                                                                                           | tPD            | tCKE(min)                 | 9*tREFI | tCKE(min)                 | 9*tREFI | nCK  | 6     |

Publication Date: Sep. 2022 Revision: 1.0 276/294



| Speed                                                                             |                 | DDR4                    | -2666 | DDR4                    | -3200 | ] lm:t   | Nets |
|-----------------------------------------------------------------------------------|-----------------|-------------------------|-------|-------------------------|-------|----------|------|
| Parameter                                                                         | Symbol          | MIN                     | MAX   | MIN                     | MAX   | Unit     | Note |
| Timing of ACT command to Power Down entry                                         | tACTPDEN        | 2                       | -     | 2                       | -     | nCK      | 7    |
| Timing of PRE or<br>PREA command to<br>Power Down entry                           | tPRPDEN         | 2                       | -     | 2                       | -     | nCK      | 7    |
| Timing of RD/RDA command to Power Down entry                                      | tRDPDEN         | RL+4+1                  | -     | RL+4+1                  | -     | nCK      |      |
| Timing of WR<br>command to Power<br>Down entry<br>(BL8OTF,<br>BL8MRS,<br>BC4OTF)  | tWRPDEN         | WL+4+(tWR/<br>tCK(avg)) | -     | WL+4+(tWR/<br>tCK(avg)) | -     | nCK      | 4    |
| Timing of WRA<br>command to Power<br>Down entry<br>(BL8OTF,<br>BL8MRS,<br>BC4OTF) | tWRAPDEN        | WL+4+WR+1               | -     | WL+4+WR+1               | -     | nCK      | 5    |
| Timing of WR command to Power Down entry (BC4MRS)                                 | tWRPBC4DE<br>N  | WL+2+(tWR/<br>tCK(avg)) | -     | WL+2+(tWR/<br>tCK(avg)) | -     | nCK      | 4    |
| Timing of WRA command to Power Down entry (BC4MRS)                                | tWRAPBC4D<br>EN | WL+2+WR+1               | -     | WL+2+WR+1               | -     | nCK      | 5    |
| Timing of REF command to Power Down entry                                         | tREFPDEN        | 2                       | -     | 2                       | -     | nCK      | 7    |
| Timing of MRS command to Power Down entry                                         | tMRSPDEN        | tMOD(min)               | -     | tMOD(min)               | -     | nCK      |      |
| PDA Timing                                                                        |                 |                         |       |                         |       |          |      |
| Mode Register Set command cycle time in PDA mode                                  | tMRD_PDA        | max(16nCK,<br>10ns)     | -     | max(16nCK,<br>10ns)     | -     | nCK      |      |
| Mode Register Set command update delay in PDA mode                                | tMOD_PDA        | tMo                     | OD    | tMC                     | OD    | nCK      |      |
| ODT Timing                                                                        |                 |                         |       |                         |       |          |      |
| Asynchronous RTT<br>turn-on delay<br>(Power-Down with<br>DLL frozen)              | tAONAS          | 1.0                     | 9.0   | 1.0                     | 9.0   | ns       |      |
| Asynchronous RTT<br>turn-off delay<br>(Power-Down with<br>DLL frozen)             | tAOFAS          | 1.0                     | 9.0   | 1.0                     | 9.0   | ns       |      |
| RTT dynamic change skew                                                           | tADC            | 0.28                    | 0.72  | 0.26                    | 0.74  | tCK(avg) |      |

Publication Date: Sep. 2022 Revision: 1.0 277/294



| Speed                                                                                                                             |                    | DDR  | 4-2666 | DDR  | 4-3200 | Unit       | Note |
|-----------------------------------------------------------------------------------------------------------------------------------|--------------------|------|--------|------|--------|------------|------|
| Parameter                                                                                                                         | Symbol             | MIN  | MAX    | MIN  | MAX    | Unit       | Note |
| Write Leveling Timin                                                                                                              | ng                 |      |        | !    | •      | - <u>t</u> |      |
| First DQS_t/DQS_n<br>rising edge after<br>write leveling mode<br>is programmed                                                    | tWLMRD             | 40   | -      | 40   | -      | nCK        | 12   |
| DQS_t/DQS_n<br>delay after write<br>leveling mode is<br>programmed                                                                | tWLDQSEN           | 25   | -      | 25   | -      | nCK        | 12   |
| Write leveling setup<br>time from rising<br>CK_t, CK_c<br>crossing to rising<br>DQS_t/ DQS_n<br>crossing                          | tWLS               | 0.13 | -      | 0.13 | -      | tCK(avg)   |      |
| Write leveling hold<br>time from rising<br>DQS_t/DQS_n<br>crossing to rising<br>CK_t, CK_ crossing                                | tWLH               | 0.13 | -      | 0.13 | -      | tCK(avg)   |      |
| Write leveling output delay                                                                                                       | tWLO               | 0    | 9.5    | 0    | 9.5    | ns         |      |
| Write leveling output error                                                                                                       | tWLOE              | 0    | 2      | 0    | 2      | ns         |      |
| <b>CA Parity Timing</b>                                                                                                           |                    |      |        |      |        |            |      |
| Commands not guaranteed to be executed during this time                                                                           | tPAR_UNKN<br>OWN   | -    | PL     | -    | PL     | nCK        |      |
| Delay from errant<br>command to<br>ALERT_n assertion                                                                              | tPAR_ALERT<br>_ON  | -    | PL+6ns | -    | PL+6ns | nCK        |      |
| Pulse width of ALERT_n signal when asserted                                                                                       | tPAR_ALERT<br>_PW  | 80   | 160    | 96   | 192    | nCK        |      |
| Time from when<br>Alert is asserted till<br>controller must start<br>providing DES<br>commands in<br>Persistent CA parity<br>mode | tPAR_ALERT<br>_RSP | -    | 71     | -    | 85     | nCK        |      |
| Parity Latency                                                                                                                    | PL                 |      | 5      |      | 6      | nCK        |      |
| CRC Error Reportin                                                                                                                | g                  |      |        |      |        |            |      |
| CRC error to<br>ALERT_n latency                                                                                                   | tCRC_ALERT         | 3    | 13     | 3    | 13     | ns         |      |
| CRC ALERT_n pulse width                                                                                                           | CRC_ALERT<br>_PW   | 6    | 10     | 6    | 10     | nCK        |      |

Publication Date: Sep. 2022 Revision: 1.0 278/294

| Speed                                                                   | Speed          |           | -2666 | DDR4      | -3200 | Unit | Note |
|-------------------------------------------------------------------------|----------------|-----------|-------|-----------|-------|------|------|
| Parameter                                                               | Symbol         | MIN       | MAX   | MIN       | MAX   | Unit | Note |
| Geardown timing                                                         | -              |           |       |           |       | -    |      |
| Exit RESET from<br>CKE HIGH to a<br>valid MRS<br>geardown<br>(T2/Reset) | tXPR_GEAR      | tXPR      | 1     | tXPR      | -     |      |      |
| CKE High Assert to<br>Gear Down Enable<br>time(T2/CKE)                  | tXS_GEAR       | tXS       | -     | tXS       | -     |      |      |
| MRS command to Sync pulse time(T3)                                      | tSYNC_GEA<br>R | tMOD+4nCK | -     | tMOD+4nCK | -     |      | 27   |
| Sync pulse to First valid command(T4)                                   | tCMD_GEAR      | tMOD      | -     | tMOD      | -     |      | 27   |
| Geardown setup time                                                     | tGEAR_setup    | 2         | -     | 2         | -     | nCK  |      |
| Geardown hold time                                                      | tGEAR_hold     | 2         | -     | 2         | -     | nCK  |      |
| tREFI                                                                   |                |           |       |           |       |      |      |
| tRFC1 (min)                                                             | 8Gb            | 350       | -     | 350       | -     | ns   | 34   |
| tRFC2 (min)                                                             | 8Gb            | 260       | -     | 260       | -     | ns   | 34   |
| tRFC4 (min)                                                             | 8Gb            | 160       | -     | 160       | -     | ns   | 34   |

#### Note:

- 1. Start of internal write transaction is defined as follows:
  - For BL8 (Fixed by MRS and on-the-fly): Rising clock edge 4 clock cycles after WL. For BC4 (on-the-fly): Rising clock edge 4 clock cycles after WL.
  - For BC4 (fixed by MRS): Rising clock edge 2 clock cycles after WL.
- 2. A separate timing parameter will cover the delay from write to read when CRC and DM are simultaneously enabled
- 3. Commands requiring a locked DLL are: READ (and RAP) and synchronous ODT commands.
- 4. tWR is defined in ns, for calculation of tWRPDEN it is necessary to round up tWR/tCK following rounding algorithm defined.
- 5. WR in clock cycles as programmed in MR0.
- 6. tREFI depends on TOPER.
- 7. CKE is allowed to be registered low while operations such as row activation, precharge, autoprecharge or refresh are in progress, but power- down IDD spec will not be applied until finishing those operations.
- 8. For these parameters, the DDR4 SDRAM device supports tnPARAM[nCK]=RU{tPARAM[ns]/tCK(avg)[ns]}, which is in clock cycles assuming all input clock jitter specifications are satisfied
- 9. When CRC and DM are both enabled, tWR\_CRC\_DM is used in place of tWR.
- 10. When CRC and DM are both enabled tWTR\_S\_CRC\_DM is used in place of tWTR\_S.
- 11. When CRC and DM are both enabled tWTR\_L\_CRC\_DM is used in place of tWTR\_L.
- 12. The max values are system dependent.
- 13. DQ to DQS total timing per group where the total includes the sum of deterministic and random timing terms for a specified BER. BER spec and measurement method are tbd.
- 14. The deterministic component of the total timing. Measurement method tbd.
- 15. DQ to DQ static offset relative to strobe per group. Measurement method tbd.
- 16. This parameter will be characterized and guaranteed by design.
- 17. When the device is operated with the input clock jitter, this parameter needs to be derated by the actual tjit(per)\_total of the input clock. (output deratings are relative to the SDRAM input clock). Example tbd.
- 18. DRAM DBI mode is off.
- 19. DRAM DBI mode is enabled. Applicable to x8 and x16 DRAM only.
- tQSL describes the instantaneous differential output low pulse width on DQS\_t DQS\_c, as measured from on falling edge
  to the next consecutive rising edge

Elite Semiconductor Microelectronics Technology Inc
Publication Date: Sep. 2022
Revision: 1.0 279/294

# M16U8G16512A (2W)

- 21. tQSH describes the instantaneous differential output high pulse width on DQS\_t DQS\_c, as measured from on falling edge to the next consecutive rising edge
- 22. There is no maximum cycle time limit besides the need to satisfy the refresh interval tREFI
- 23. tCH(abs) is the absolute instantaneous clock high pulse width, as measured from one rising edge to the following falling edge
- 24. tCL(abs) is the absolute instantaneous clock low pulse width, as measured from one falling edge to the following rising edge
- 25. Total jitter includes the sum of deterministic and random jitter terms for a specified BER. BER target and measurement method are tbd.
- 26. The deterministic jitter component out of the total jitter. This parameter is characterized and gauranteed by design.
- 27. This parameter has to be even number of clocks
- 28. When CRC and DM are both enabled, tWR\_CRC\_DM is used in place of tWR.
- 29. When CRC and DM are both enabled tWTR S CRC DM is used in place of tWTR S.
- 30. When CRC and DM are both enabled tWTR\_L\_CRC\_DM is used in place of tWTR\_L.
- 31. After CKE is registered LOW, CKE signal level shall be maintained below VILDC for tCKE specification (Low pulse width).
- 32. After CKE is registered HIGH, CKE signal level shall be maintained above VIHDC for tCKE specification (HIGH pulse width).
- 33. Defined between end of MPR read burst and MRS which reloads MPR or disables MPR function.
- 34. Parameters apply from tCK(avg)min to tCK(avg)max at all standard JEDEC clock period values as stated in the Speed Bin Tables.
- 35. This parameter must keep consistency with Speed-Bin Tables.
- 36. DDR4-1600 AC timing apply if DRAM operates at lower than 1600 MT/s data rate. UI=tCK(avg).min/2
- 37. applied when DRAM is in DLL ON mode.
- 38. Assume no litter on input clock signals to the DRAM
- 39. Value is only valid for RONNOM = 34 ohms
- 40. 1tCK toggle mode with setting MR4:A11 to 0
- 41. 2tCK toggle mode with setting MR4:A11 to 1, which is valid for DDR4-2400/2666/3200 speed grade.
- 42. 1tCK mode with setting MR4:A12 to 0
- 43. 2tCK mode with setting MR4:A12 to 1, which is valid for DDR4-2400/2666/3200 speed grade.
- 44. The maximum read preamble is bounded by tLZ(DQS)min on the left side and tDQSCK(max) on the right side. See --"Clock to Data Strobe Relationship" figure. Boundary of DQS Low-Z occur one cycle earlier in 2tCK toggle mode which is illustrated in Section ----- "Read Preamble".
- 45. DQ falling signal middle-point of transferring from High to Low to first rising edge of DQS diff-signal cross-point
- 46. last falling edge of DQS diff-signal cross-point to DQ rising signal middle-point of transferring from Low to High
- 47. VrefDQ value must be set to either its midpoint or Vcent\_DQ(midpoint) in order to capture DQ0 or DQL0 low level for entering PDA mode.
- 48. The maximum read postamble is bound by tDQSCK(min) plus tQSH(min) on the left side and tHZ(DQS)max on the right side. See "Clock to Data Strobe Relationship" figure.
- 49. Reference level of DQ output signal is specified with a midpoint as a widest part of Output signal eye which should be approximately 0.7 \* VDDQ as a center level of the static single-ended output peak-to-peak swing with a driver impedance of 34 ohms and an effective test load of 50 ohms to VTT = VDDQ
- 50. For MR7 commands, the minimum delay to a subsequent non-MRS command is 5nCK.
- 51. Optional' settings allow certain devices in the industry to support this setting, however, it is not a mandatory feature. tRFC2 and tRFC4 needs to be set corresponding to each setting's value (default / optional-1 / optional-2) accordingly. Refer to supplier's data sheet and/or the DIMM SPD information if and how this setting is supported.
- 52. DALmin is required to refer to the rounding algorithm specified.



## **Rounding Algorithms**

Software algorithms for calculation of timing parameters are subject to rounding errors from many sources. For example, a system may use a memory clock with a nominal frequency of 933.33... MHz, or a clock period of 1.0714... ns. Similarly, a system with a memory clock frequency of 1066.66... MHz yields mathematically a clock period of 0.9375... ns. In most cases, it is impossible to express all digits after the decimal point exactly, and rounding must be done because the DDR4 SDRAM specification establishes a minimum granularity for timing parameters of 1 ps.

Rules for rounding must be defined to allow optimization of device performance without violating device parameters. These algorithms rely on results that are within correction factors on device testing and specification to avoid losing performance due to rounding errors.

#### These rules are:

- Clock periods such as tCKAVGmin are defined to 1 ps of accuracy; for example, 0.9375... ns is defined as 937 ps and 1.0714... ns is defined as 1071 ps.
- Using real math, parameters like tAAmin, tRCDmin, etc. which are programmed in systems in numbers of clocks (nCK) but expressed in units of time (in ns) are divided by the clock period (in ns) yielding a unitless ratio, a correction factor of 2.5% is subtracted, then the result is set to the next higher integer number of clocks:

```
nCK = ceiling [ (parameter_in_ns / application_tCK_in_ns) - 0.025 ]
```

Alternatively, programmers may prefer to use integer math instead of real math by expressing timing in ps, scaling the
desired parameter value by 1000, dividing by the application clock period, adding an inverse correction factor of 97.4%,
dividing the result by 1000, then truncating down to the next lower integer value:

```
nCK = truncate [ {(parameter_in_ps x 1000) / (application_tCK_in_ps) + 974} / 1000 ]
```

- Either algorithm yields identical results. In case of conflict between results, the preferred algorithm is the integer math algorithm.
- This algorithm applies to all timing parameters documented in a Serial Presence Detect (SPD) when converting from ns to nCK. Other timing parameters may use a simpler algorithm,

nCK = ceiling (parameter\_in\_ns ÷ application\_tCK\_in\_ns).

Publication Date: Sep. 2022 Revision: 1.0 281/294



### Example 1, using REAL math to convert tAAmin from ns to nCK:

// This algorithm subtracts 2.5% correction factor and rounds up to next integer value real MTB, FTB, TaaMin, Correction, ClockPeriod, TempNck; int TaalnNck;

TaaMin = 15.0; // Calculate tAAmin in ns (FTB is negative offset)

Correction = 0.025; // 2.5%, per rounding algorithm

ClockPeriod = ApplicationTck; // Frequency (clock period) is application dependent

TempNck = TaaMin / ClockPeriod; // Initial calculation of nCK

TempNck = TempNck - Correction; // Subtract correction factor from nCK

TaaInNck = (int)ceiling(TempNck); // Ceiling to next higher integer value//

| DDR4-2666W D | DDR4-2666W Device Operating at Standard Application Data Rates (Full & Downbinned) Timing Parameter: t <sub>AA</sub> min = 15.0ns |                             |                                                      |                    |                                                   |                |  |  |  |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------------------------------------------------------|--------------------|---------------------------------------------------|----------------|--|--|--|
| Application  | Device t <sub>AA</sub>                                                                                                            | Application t <sub>CK</sub> | Device t <sub>AA</sub> ÷ Application t <sub>CK</sub> | 2.5%<br>Correction | t <sub>AA</sub> / t <sub>CK</sub> —<br>Correction | Ceiling Result |  |  |  |
| Speed Grade  | ns                                                                                                                                | ns                          | ratio (real)                                         | (real)             | ratio (real)                                      | nCK (integer)  |  |  |  |
| 2666         | 15.000                                                                                                                            | 0.750                       | 20.0                                                 | 0.025              | 19.975                                            | 20             |  |  |  |
| 2400         | 15.000                                                                                                                            | 0.833                       | 18.0072                                              | 0.025              | 17.9822                                           | 18             |  |  |  |
| 2133         | 15.000                                                                                                                            | 0.937                       | 16.00854                                             | 0.025              | 15.9835                                           | 16             |  |  |  |
| 1866         | 15.000                                                                                                                            | 1.071                       | 14.0056                                              | 0.025              | 13.9806                                           | 14             |  |  |  |
| 1600         | 15.000                                                                                                                            | 1.250                       | 12.0                                                 | 0.025              | 11.975                                            | 12             |  |  |  |

Note that roundup values for bins 2400, 2133, and 1866 would have lost one clock of performance without the application of the rounding algorithm. For example, a DDR4-2666W device running at DDR4-2400 data rates would have been required to set tAA to 19 clocks without correction, but with correction tAA may be safely programmed to 18 clocks.

Note: More detailed SPD's rounding algorithm example is also described in Annex L-4.1.2

Publication Date: Sep. 2022 Revision: 1.0 282/294



## Example 2, using INT math to convert t<sub>AA</sub>min from ns to nCK:

// This algorithm uses adds 97.4% of a clock and truncates down to the next lower integer value int MTB, FTB, TaaMin, ClockPeriod, TempNck, TaaInNck;

TaaMin = 15000; // Calculate tAAmin in ns (FTB is negative offset)
ClockPeriod = ApplicationTckInPs; // Clock period is application specific
TempNck = (TaaMin \* 1000)/ ApplicationTckInPs; // Preliminary nCK calculation, scaled by 1000
TempNck = TempNck + 974; // Apply inverse of 2.5% correction factor
TaaInNck = (int)(TempNck / 1000); // Truncate to next lower integer

| DDR4-26                    | DDR4-2666W Device Operating at Standard Application Data Rates (Full & Downbinned) Timing Parameter: t <sub>AA</sub> min = 15.0ns (15000ps) |                             |                                                                       |                           |                                     |  |  |  |  |
|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------------------------------------------------------|---------------------------|-------------------------------------|--|--|--|--|
| Application<br>Speed Grade | Device t <sub>AA</sub>                                                                                                                      | Application t <sub>CK</sub> | (Device<br>t <sub>AA</sub> *1000) ÷<br>Application<br>t <sub>CK</sub> | Add Inverse<br>Correction | Truncate<br>Corrected<br>nCK / 1000 |  |  |  |  |
|                            | ps                                                                                                                                          | ps                          | Scaled nCK                                                            | Scaled nCK                | nCK (integer)                       |  |  |  |  |
| 2666                       | 15000                                                                                                                                       | 750                         | 20000                                                                 | 220974                    | 20                                  |  |  |  |  |
| 2400                       | 15000                                                                                                                                       | 833                         | 18007                                                                 | 18981                     | 18                                  |  |  |  |  |
| 2133                       | 15000                                                                                                                                       | 937                         | 16008                                                                 | 16982                     | 16                                  |  |  |  |  |
| 1866                       | 15000                                                                                                                                       | 1071                        | 14005                                                                 | 14979                     | 14                                  |  |  |  |  |
| 1600                       | 15000                                                                                                                                       | 1250                        | 12000                                                                 | 12974                     | 12                                  |  |  |  |  |

Note: that more detailed SPD rounding algorithm examples are also described in Annex L-4.1.2.

Publication Date: Sep. 2022 Revision: 1.0 283/294



## The DQ input receiver compliance mask for voltage and timing

The DQ input receiver compliance mask for voltage and timing is shown in the figure below. The receiver mask (Rx Mask) defines area the input signal must not encroach in order for the DRAM input receiver to be expected to be able to successfully capture a valid input signal with BER of 1e-16; any input signal encroaching within the Rx Mask is subject to being invalid data. The Rx Mask is the receiver property for each DQ input pin and it is not the valid data-eye.



DQ Receiver (Rx) compliance mask



Vcent\_DQ Variation to Vcent\_DQ (midpoint)

The Vref\_DQ voltage is an internal reference voltage level that shall be set to the properly trained setting, which is generally Vcent\_DQ(midpoint), in order to have valid Rx Mask values.

Vcent\_DQ(midpoint) is defined as the midpoint between the largest Vref\_DQ voltage level and the smallest Vref\_DQ voltage level across all DQ pins for a given DDR4 DRAM component. Each DQ pin Vref level is defined by the center, i.e., widest opening, of the cumulative data input eye as depicted in Vcent\_DQ Variation to Vcent\_DQ(midpoint) figure. This clarifies that any DDR4 DRAM component level variation must be accounted for within the DDR4 DRAM Rx mask. The component level Vref will be set by the system to account for Ron and ODT settings.





NOTE 2 Figures show skew allowed between DRAM to DRAM and DQ to DQ for a DRAM. Signals assume data centered aligned at DRAM Latch. TdiPW is not shown; composite data-eyes shown would violate TdiPW.

VCENT DQ (midpoint) is not shown but is assumed to be midpoint of VdiVW.

### DQS to DQ and DQ to DQ Timings at DRAM Balls

All of the timing terms in DQS to DQ and DQ to DQ Timings at DRAM Balls figure are measured at the VdIVW voltage levels centered around Vcent\_DQ( midpoint) and are referenced to the DQS\_t/DQS\_c center aligned to the DQ per pin.

Publication Date: Sep. 2022 Revision: 1.0 285/294



The rising edge slew rates are defined by srr1 and srr2. The slew rate measurement points for a rising edge are shown in Slew Rate Conditions For Rising Transition figure below: A low to high transition tr1 is measured from 0.5\*VdiVW(max) below Vcent\_DQ(midpoint) to the last transition through 0.5\*VdiVW(max) above Vcent\_DQ(midpoint) while tr2 is measured from the last transition through 0.5\*VdiVW(max) above Vcent\_DQ(midpoint) to the first transition through the 0.5\*VIHL\_AC(min) above Vcent\_DQ(midpoint).

Rising edge slew rate equations:

srr1 = VdIVW(max) / tr1 srr2 = (VIHL\_AC(min) - VdIVW(max)) / (2\*tr2)



**Slew Rate Conditions For Rising Transition** 

The falling edge slew rates are defined by srf1 and srf2. The slew rate measurement points for a falling edge are shown in Slew Rate Conditions For Falling Transition figure below: A high to low transition tf1 is measured from 0.5\*VdiVW(max) above Vcent\_DQ(midpoint) to the last transition through 0.5\*VdiVW(max) below Vcent\_DQ(midpoint) while tf2 is measured from the last transition through 0.5\*VdiVW(max) below Vcent\_DQ(midpoint) to the first transition through the 0.5\*VIHL\_AC(min) below Vcent\_DQ(pin mid).

Falling edge slew rate equations:

srf1 = VdIVW(max) / tf1 srf2 = (VIHL\_AC(min) - VdIVW(max)) / (2\*tf2)



Slew Rate Conditions For Falling Transition

Publication Date: Sep. 2022 Revision: 1.0 286/294



### DRAM DQs In Receive Mode; \* UI=tck(avg)min/2

| Complete   | Davamatar                                                    | DDR4     | l-2666 | DDR4      | -3200 | I I m i 4 | Note    |
|------------|--------------------------------------------------------------|----------|--------|-----------|-------|-----------|---------|
| Symbol     | Parameter                                                    | min      | max    | min       | max   | Unit      | Note    |
| VdIVW      | Rx Mask voltage - pk-pk                                      | -        | 120    | -         | 110   | mV        | 1,2, 10 |
| TdIVW      | Rx timing window                                             | -        | 0.22   | -         | 0.23  | UI*       | 1,2, 10 |
| VIHL_AC    | DQ AC input swing pk-pk                                      | 150      | -      | 140       | -     | mV        | 6,10    |
| TdIPW      | DQ input pulse width                                         | 0.58     | -      | 0.58      | -     | UI*       | 5,10    |
| tDQS2DQ    | Rx Mask DQS to DQ offset                                     | -0.19    | 0.19   | -0.22     | 0.22  | UI*       | 6, 10   |
| tDQ2DQ     | Rx Mask DQ to DQ offset                                      | -        | 0.105  | -         | 0.125 | UI*       | 7       |
|            | Input Slew Rate over VdIVW if tCK >= 0.937ns                 | 1.0      | 9      | 1.0       | 9     | V/ns      | 8,10    |
| srr1, srf1 | Input Slew Rate over<br>VdIVW if 0.937ns > tCK >=<br>0.625ns | 1.25     | 9      | 1.25      | 9     | V/ns      | 8,10    |
| srr2       | Rising Input Slew Rate over 1/2 VIHL_AC                      | 0.2*srr1 | 9      | 0.2* srr1 | 9     | V/ns      | 9,10    |
| srf2       | Falling Input Slew Rate over 1/2 VIHL_AC                     | 0.2*srf1 | 9      | 0.2* srr1 | 9     | V/ns      | 9,10    |

#### Note:

- 1. Data Rx mask voltage and timing total input valid window where VdIVW is centered around Vcent\_DQ( midpoint) after VrefDQ training is completed. The data Rx mask is applied per bit and should include voltage and temperature drift terms. The input buffer design specification is to achieve at least a BER = e-16 when the RxMask is not violated. The BER will be characterized and extrapolated if necessary using a dual dirac method from a higher BER(tbd).
- 2. Defined over the DQ internal Vref range 1.
- 3. Overshoot and Undershoot Specifications see AC overshoot/undershoot specification for Data, Strobe and Mask figure.
- 4. DQ input pulse signal swing into the receiver must meet or exceed VIHL AC(min). VIHL\_AC(min) is to be achieved on an UI basis when a rising and falling edge occur in the same UI, i.e., a valid TdiPW.
- 5. DQ minimum input pulse width defined at the Vcent\_DQ( midpoint).
- 6. DQS to DQ offset is skew between DQS and DQs within a nibble (x4) or word (x8, x16) at the DDR4 SDRAM balls over process, voltage, and temperature.
- 7. DQ to DQ offset is skew between DQs within a nibble (x4) or word (x8, x16) at the DDR4 SDRAM balls for a given component over process, voltage, and temperature.
- 8. Input slew rate over VdIVW Mask centered at Vcent\_DQ(midpoint). Slowest DQ slew rate to fastest DQ slew rate per transition edge must be within 1.7 V/ns of each other.
- 9. Input slew rate between VdIVW Mask edge and VIHL\_AC(min) points.
- 10. All Rx Mask specifications must be satisfied for each UI. For example, if the minimum input pulse width is violated when satisfying TdiVW(min), VdiVW(max), and minimum slew rate limits, then either TdiVW(min) or minimum slew rates would have to be increased to the point where the minimum input pulse width would no longer be violated.



## Command, Control, and Address Setup, Hold, and Derating

The total tIS (setup time) and tIH (hold time) required is calculated to account for slew rate variation by adding the data sheet tIS (base) values, the VIL(AC)/VIH(AC) points, and tIH (base) values, the VIL(DC)/VIH(DC) points; to the  $\Delta$ tIS and  $\Delta$ tIH derating values, respectively. The base values are derived with single-end signals at 1V/ns and differential clock at 2V/ns. Example: tIS (total setup time) = tIS (base) +  $\Delta$ tIS. For a valid transition, the input signal has to remain above/below VIH(AC)/VIL(AC) for the time defined by tVAC.

Although the total setup time for slow slew rates might be negative (for example, a valid input signal will not have reached VIH(AC)/ VIL(AC) at the time of the rising clock transition), a valid input signal is still required to complete the transition and to reach VIH(AC)/ VIL(AC). For slew rates that fall between the values listed in derating tables, the derating values may be obtained by linear interpolation.

Setup (tIS) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of VIL(DC)max and the first crossing of VIH(AC)min that does not ring back below VIH(DC)min. Setup (tIS) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of VIH(DC)min and the first crossing of VIL(AC)max that does not ring back above VIL(DC)max.

Hold (tlH) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of VIL(DC)max and the first crossing of VIH(AC)min that does not ring back below VIH(DC)min. Hold (tlH) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of VIH(DC)min and the first crossing of VIL(AC)min that does not ring back above VIL(DC)max.

#### Command, Address, Control Setup and Hold Values

| DDR4             | 2666 | 3200 | Unit | Reference |
|------------------|------|------|------|-----------|
| tIS(base, AC100) | -    | -    | ps   | VIH/L(ac) |
| tIH(base, DC75)  | -    | -    | ps   | VIH/L(dc) |
| tIS(base, AC90)  | 55   | 40   | ps   | VIH/L(ac) |
| tlH(base, DC65)  | 80   | 65   | ps   | VIH/L(dc) |
| tIS/tIH @ VREF   | 145  | 130  | ps   | VIH/L(dc) |

#### Note:

- 1. Base ac/dc referenced for 1V/ns slew rate and 2 V/ns clock slew rate.
- 2. Values listed are referenced only; applicable limits are defined elsewhere.

#### Command, Address, Control Input Voltage Values

| ·             | <u> </u> |      |      |           |
|---------------|----------|------|------|-----------|
| DDR4          | 2666     | 3200 | Unit | Reference |
| VIH.CA(AC)min | 90       | 90   | mV   | VIH/L(ac) |
| VIH.CA(DC)min | 65       | 65   | mV   | VIH/L(dc) |
| VIL.CA(DC)max | -65      | -65  | mV   | VIH/L(ac) |
| VIL.CA(AC)max | -90      | -90  | mV   | VIH/L(dc) |

#### Note:

- 1. Command, Address, Control input levels relative to VREFCA.
- 2. Values listed are referenced only; applicable limits are defined elsewhere.

Elite Semiconductor Microelectronics Technology Inc
Publication Date: Sep. 2022
Revision: 1.0 288/294



# Derating values DDR4-2666/3200 tlS/tlH - ac/dc based

|               | ∆tlS, ∆tlH derating in [ps] AC/DC based¹ |        |                                   |       |       |         |         |       |         |         |      |      |      |      |      |      |      |
|---------------|------------------------------------------|--------|-----------------------------------|-------|-------|---------|---------|-------|---------|---------|------|------|------|------|------|------|------|
|               |                                          |        | CK_t, CK_c Differential Slew Rate |       |       |         |         |       |         |         |      |      |      |      |      |      |      |
|               |                                          | 10.0   | V/ns                              | 8.0\  | //ns  | 6.0\    | //ns    | 4.0\  | //ns    | 3.0\    | //ns | 2.0\ | //ns | 1.5\ | //ns | 1.0\ | //ns |
|               |                                          | ∆tIS   | ∆tlH                              | ∆tIS  | ∆tlH  | ∆tIS    | ∆tlH    | ∆tIS  | ∆tlH    | ∆tIS    | ∆tlH | ∆tIS | ∆tlH | ∆tIS | ∆tlH | ∆tIS | ∆tlH |
|               | 7.0                                      | 68     | 47                                | 69    | 47    | 70      | 48      | 72    | 50      | 73      | 52   | 77   | 56   | 85   | 63   | 100  | 78   |
|               | 6.0                                      | 66     | 45                                | 67    | 46    | 68      | 47      | 69    | 49      | 71      | 50   | 75   | 54   | 83   | 62   | 98   | 77   |
|               | 5.0                                      | 63     | 43                                | 64    | 44    | 65      | 45      | 66    | 46      | 68      | 48   | 72   | 52   | 80   | 60   | 95   | 75   |
|               | 4.0                                      | 59     | 40                                | 59    | 40    | 60      | 41      | 62    | 43      | 64      | 45   | 68   | 49   | 75   | 56   | 90   | 71   |
| CMD,          | 3.0                                      | 51     | 34                                | 52    | 35    | 53      | 36      | 54    | 38      | 56      | 40   | 60   | 43   | 68   | 51   | 83   | 66   |
| ADDR,         | 2.0                                      | 36     | 24                                | 37    | 24    | 38      | 25      | 39    | 27      | 41      | 29   | 45   | 33   | 53   | 40   | 68   | 55   |
| CNTL          | 1.5                                      | 21     | 13                                | 22    | 13    | 23      | 14      | 24    | 16      | 26      | 18   | 30   | 22   | 38   | 29   | 53   | 44   |
| Input<br>Slew | 1.0                                      | -9     | -9                                | -8    | -8    | -8      | -8      | -6    | -6      | -4      | -4   | 0    | 0    | 8    | 8    | 23   | 23   |
| rate          | 0.9                                      | -15    | -13                               | -15   | -12   | -14     | -11     | -12   | -9      | -10     | -7   | -6   | -4   | 1    | 4    | 16   | 19   |
| V/ns          | 8.0                                      | -23    | -17                               | -23   | -17   | -22     | -16     | -20   | -14     | -18     | -12  | -14  | -8   | -7   | -1   | 8    | 14   |
|               | 0.7                                      | -34    | -23                               | -33   | -22   | -32     | -21     | -30   | -20     | -28     | -18  | -25  | -14  | -17  | -6   | -2   | 9    |
|               | 0.6                                      | -47    | -31                               | -47   | -30   | -46     | -29     | -44   | -27     | -42     | -25  | -38  | -22  | -31  | -14  | -16  | 1    |
|               | 0.5                                      | -67    | -42                               | -66   | -41   | -65     | -40     | -63   | -38     | -61     | -36  | -58  | -33  | -50  | -25  | -35  | -10  |
|               | 0.4                                      | -95    | -58                               | -95   | -57   | -94     | -56     | -92   | -54     | -90     | -53  | -86  | -49  | -79  | -41  | -64  | -26  |
| Note: 1.      | VIH/L                                    | (ac) = | +/-tb                             | d mV, | VIH/L | _(dc) = | = +/- t | bd m∖ | /; rela | tive to | VRE  | -CA  |      |      |      |      |      |

Elite Semiconductor Microelectronics Technology Inc

Publication Date: Sep. 2022 Revision: 1.0 289/294



## **DDR4 Function Matrix**

DDR4 SDRAM has several features supported by ORG and also by Speed. The following Table is the summary of the features.

# Function Matrix (By ORG. V:Supported, Blank:Not supported)

| Functions                      | X16 | Note |
|--------------------------------|-----|------|
| Write Leveling                 | V   |      |
| Temperature controlled Refresh | V   |      |
| Low Power Auto Self Refresh    | V   |      |
| Fine Granularity Refresh       | V   |      |
| Multi Purpose Register         | V   |      |
| Data Mask                      | V   |      |
| Data Bus Inversion             | V   |      |
| TDQS                           |     |      |
| ZQ calibration —               | V   |      |
| DQ Vref Training               | V   |      |
| Per DRAM Addressability        | V   |      |
| Mode Register Readout          | V   |      |
| CAL                            | V   |      |
| WRITE CRC                      | V   |      |
| CA Parity                      | V   |      |
| Control Gear Down Mode         | V   |      |
| Programmable Preamble          | V   |      |
| Maximum Power Down Mode        |     |      |
| Boundary Scan Mode             | V   |      |
| Additive Latency               |     |      |
| 3DS                            |     |      |

Publication Date: Sep. 2022 Revision: 1.0 290/294



# Function Matrix (By Speed. V:Supported, Blank:Not supported)

| Functions                       | DLL Off mode                 | DLL On mode   | Note |  |
|---------------------------------|------------------------------|---------------|------|--|
| Functions                       | equal or slower than 250Mbps | 2666/3200Mbps | Note |  |
| Write Leveling                  | V                            | V             |      |  |
| Temperature controlled Refresh  | V                            | V             |      |  |
| Low Power Auto Self Refresh     | V                            | V             |      |  |
| Fine Granularity Refresh        | V                            | V             |      |  |
| Multi Purpose Register          | V                            | V             |      |  |
| Data Mask                       | V                            | V             |      |  |
| Data Bus Inversion              | V                            | V             |      |  |
| TDQS                            |                              | V             |      |  |
| ZQ calibration                  | V                            | V             |      |  |
| DQ Vref Training                | V                            | V             |      |  |
| Per DRAM Addressability         |                              | V             |      |  |
| Mode Register Readout           | V                            | V             |      |  |
| CAL                             |                              | V             |      |  |
| WRITE CRC                       |                              | V             |      |  |
| CA Parity                       |                              | V             |      |  |
| Control Gear Down Mode          |                              | V             |      |  |
| Programmable Preamble ( = 2tCK) |                              | V             |      |  |
| Maximum Power Down Mode         |                              | V             |      |  |
| Boundary Scan Mode              | V                            | V             |      |  |
| 3DS                             | V                            | V             |      |  |

Publication Date: Sep. 2022 Revision: 1.0 291/294



#### PACKING DIMENSIONS

# 96-BALL DDR SDRAM (7.5x13 mm)



| Symbol                | Dim   | ension in | mm    | Dim   | ension in | inch  |
|-----------------------|-------|-----------|-------|-------|-----------|-------|
|                       | Min   | Norm      | Max   | Min   | Norm      | Max   |
| Α                     | _     | _         | 1.00  | _     | _         | 0.039 |
| <b>A</b> <sub>1</sub> | 0.30  | 0.35      | 0.40  | 0.012 | 0.014     | 0.016 |
| Фь                    | 0.40  | 0.45      | 0.50  | 0.016 | 0.018     | 0.020 |
| D                     | 7.40  | 7.50      | 7.60  | 0.291 | 0.295     | 0.299 |
| E                     | 12.90 | 13.00     | 13.10 | 0.508 | 0.512     | 0.516 |
| D <sub>1</sub>        |       | 6.40 BSC  |       |       | 0.252 BSC |       |
| E <sub>1</sub>        |       | 12.00 BSC |       |       | 0.472 BSC |       |
| e                     |       | 0.80 BSC  |       |       | 0.031 BSC |       |

Controlling dimension: Millimeter.

(Revision date: Nov172 2017)





# **Revision History**

| Revision | Date       | Description                                                          |
|----------|------------|----------------------------------------------------------------------|
| 0.1      | 2022.02.10 | Original                                                             |
| 0.2      | 2022.07.21 | Modify the specification of tDQSCK                                   |
| 1.0      | 2022.09.01 | Delete Preliminary     Correct Output Driver Impedance Control table |



# **Important Notice**

All rights reserved.

No part of this document may be reproduced or duplicated in any form or by any means without the prior permission of ESMT.

The contents contained in this document are believed to be accurate at the time of publication. ESMT assumes no responsibility for any error in this document, and reserves the right to change the products or specification in this document without notice.

The information contained herein is presented only as a guide or examples for the application of our products. No responsibility is assumed by ESMT for any infringement of patents, copyrights, or other intellectual property rights of third parties which may result from its use. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of ESMT or others.

Any semiconductor devices may have inherently a certain rate of failure. To minimize risks associated with customer's application, adequate design and operating safeguards against injury, damage, or loss from such failure, should be provided by the customer when making application designs.

ESMT's products are not authorized for use in critical applications such as, but not limited to, life support devices or system, where failure or abnormal operation may directly affect human lives or cause physical injury or property damage. If products described here are to be used for such kinds of application, purchaser must do its own quality assurance testing appropriate to such applications.