# HT24LC64 CMOS 64K 2-Wire Serial EEPROM #### **Features** • Operating voltage: 1.8V~5.5V for temperature -40°C to +85°C Low power consumption Operation: 5mA max. Standby: 3µA max. • Internal organization: 8192×8 2-wire serial interface Write cycle time: 5ms max. • Automatic erase-before-write operation • Partial page write allowed • 32-byte Page Write Mode • Write operation with built-in timer · Hardware controlled write protection • 40-year data retention • 106 rewrite cycles per word • 8-pin SOP package ## **General Description** The HT24LC64 is a 64K-bit 2-wire serial read/write non-volatile memory device using the CMOS floating gate process. Its 65536 bits of memory are organized into 8192 words and 8 bits per word. The device is optimized for use in many industrial and commercial applications where low power and low voltage operation are essential. Up to eight HT24LC64 devices may be connected to the same two-wire bus. The HT24LC64 has high reliability endurance of 1M erase/write cycles and 40-year data retention. ## **Pin Description** | Pin Name | I/O | Description | | |----------|-----|-------------------------------|--| | A0~A2 | I | Address inputs | | | SDA | I/O | Serial data | | | SCL | I | Serial clock input | | | WP | I | Write protect | | | VSS | _ | Negative power supply, ground | | | VCC | _ | Positive power supply | | ## **Block Diagram** ## **Pin Assignment** Rev. 1.70 1 July 08, 2020 ## **Absolute Maximum Ratings** | Supply Voltage $V_{SS}$ -0.3V to $V_{SS}$ +6.0V | Storage Temperature50°C to 125°C | |-------------------------------------------------|-----------------------------------| | Input Voltage $V_{SS}$ -0.3V to $V_{CC}$ +0.3V | Operating Temperature40°C to 85°C | Note: These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the device. Functional operation of this device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability. ## D.C. Characteristics Ta=-40°C~+85°C | Comple ed | Downwoodow | Test Conditions | | DAI: | <b>T</b> | N4 | 1114 | |----------------------|-----------------------------------------|-----------------|----------------------------------------|--------|----------|---------|------| | Symbol | Parameter | Vcc | Conditions | Min. | Тур. | Max. | Unit | | Vcc | Operating Voltage | _ | -40°C to +85°C | 1.8 | _ | 5.5 | V | | I <sub>CC1</sub> | Operating Current | 5V | Read at 400kHz | _ | _ | 2 | mA | | I <sub>CC2</sub> | Operating Current | 5V | Write at 400kHz | _ | _ | 5 | mA | | VIL | Input Low Voltage | _ | _ | -0.45 | _ | 0.3Vcc | V | | V <sub>IH</sub> | Input High Voltage | _ | _ | 0.7Vcc | _ | Vcc+0.5 | V | | ., | Outrout Law Valtage | 2.4V | I <sub>OL</sub> =2.1mA | _ | _ | 0.4 | V | | Vol | Output Low Voltage | 1.8V | I <sub>OL</sub> =0.7mA | _ | _ | 0.2 | V | | Lu | Input Leakage Current (A0~A2, SCL, SDA) | 5V | V <sub>IN</sub> =0 or V <sub>CC</sub> | _ | _ | 1 | μA | | I <sub>LO</sub> | Output Leakage Current | 5V | V <sub>OUT</sub> =0 or V <sub>CC</sub> | _ | _ | 1 | μA | | | | | V <sub>IN</sub> =0 or V <sub>CC</sub> | _ | _ | 3 | μA | | I <sub>STB</sub> Sta | Standby Current | 5V | SDA, SCL=VCC<br>A0, A1, A2, WP=VSS | _ | _ | 1 | μA | | | | 1.8V | V <sub>IN</sub> =0 or V <sub>CC</sub> | _ | _ | 2 | μA | | | | | SDA, SCL=VCC<br>A0, A1, A2, WP=VSS | _ | _ | 1 | μA | | Cin | Input Capacitance (See Note) | _ | f=1MHz, 25°C | _ | _ | 6 | pF | | Соит | Output Capacitance (See Note) | | f=1MHz, 25°C | _ | _ | 8 | pF | Note: These parameters are periodically sampled but not 100% tested. Rev. 1.70 2 July 08, 2020 # A.C. Characteristics Ta=-40°C~+85°C | Council of | Donomotor | Domonie | Vcc=1.8V~5.0V | | Vcc=2.5V~5.0V | | Unit | | |---------------------------|-----------------------------------------------|------------------------------------------------------------------------|---------------|------|-----------------|------|-------|--| | Symbol | Parameter | Remark | Min. | Max. | Min. | Max. | Jilit | | | fsĸ | Clock Frequency | _ | _ | 400 | _ | 1000 | kHz | | | t <sub>HIGH</sub> | Clock High Time | _ | 600 | _ | 400 | _ | ns | | | t <sub>LOW</sub> | Clock Low Time | _ | 1200 | _ | 600 | _ | ns | | | t <sub>r</sub> | SDA and SCL Rise Time | Note | _ | 300 | _ | 300 | ns | | | tf | SDA and SCL Fall Time | Note | _ | 300 | _ | 300 | ns | | | t <sub>HD:STA</sub> | START Condition Hold<br>Time | After this period the first clock pulse is generated | 600 | _ | 250 | _ | ns | | | t <sub>SU:STA</sub> | START Condition Setup<br>Time | Only relevant for repeated START condition | 600 | _ | 250 | _ | ns | | | t <sub>HD:DAT</sub> | Data Input Hold Time | _ | 0 | _ | 0 | _ | ns | | | t <sub>SU:DAT</sub> | Data Input Setup Time | _ | 150 | _ | 100 | _ | ns | | | t <sub>su:sto</sub> | STOP Condition Setup<br>Time | _ | 600 | _ | 250 | _ | ns | | | t <sub>AA</sub> | Output Valid from Clock | _ | _ | 900 | _ | 600 | ns | | | t <sub>BUF</sub> | Bus Free Time | Time in which the bus must be free before a new transmission can start | 1200 | _ | 500 | _ | ns | | | t <sub>SP</sub> | Input Filter Time Constant (SDA and SCL Pins) | Noise suppression time | _ | 50 | _ | 50 | ns | | | t <sub>WR</sub> | Write Cycle Time | _ | _ | 5 | _ | 5 | ms | | | Endurance 25°C, Page Mode | | 5.0V | 1,000,000 | | Write<br>Cycles | | | | Note: These parameters are periodically sampled but not 100% tested. For relative timing, refer to timing diagrams. ## **Functional Description** • Serial clock - SCL The SCL input is used for positive edge clock data into each EEPROM device and negative edge clock data out of each device. · Serial data - SDA The SDA pin is bidirectional for serial data transfer. The pin is open-drain driven and may be wired-OR with any number of other open-drain or open collector devices. • Address Inputs – A0, A1, A2 The A2, A1 and A0 pins are device address inputs that are hard wired or left not connected. When the pins are hard wired, as many as eight 64K devices may be addressed on a single bus system (device addressing is discussed in detail under the Device Addressing section). The code for the selected device is setup by connecting these inputs to either VSS or VCC. If any pin is left unconnected in a floating state will be internally read as having a low input, VSS, value. • Write protect - WP The HT24LC64 has a write protect pin that provides hardware data protection. The write protect pin allows normal read/write operations when connected to VSS or left floating. When the write protect pin is connected to VCC, the write protection feature is enabled and operates as shown in the following table. | WP Pin Status | Protect Array | | | |-----------------|------------------------------|--|--| | Vcc | Full Array (64K) | | | | Vss or floating | Normal Read/Write Operations | | | #### **Memory Organization** Internally organized with 8192 8-bit words, the 64K requires a 13-bit data word address for random word addressing. #### **Device Operations** · Clock and data transition Data transfer may be initiated only when the bus is not busy. During data transfer, the data line must remain stable whenever the clock line is high. Changes in data line while the clock line is high will be interpreted as a START or STOP condition. · Start condition A high-to-low transition of SDA with SCL high is a start condition which must precede any other command (refer to Start and Stop Definition Timing diagram). #### · Stop condition A low-to-high transition of SDA with SCL high is a stop condition. After a read sequence, the stop command will place the EEPROM in a standby power mode (refer to Start and Stop Definition Timing Diagram). #### · Acknowledge All addresses and data words are serially transmitted to and from the EEPROM in 8-bit words. The EEPROM sends a zero to acknowledge that it has received each word. This happens during the ninth clock cycle. #### **Device Addressing** The 64K EEPROM devices require an 8-bit device address word following a start condition to enable the chip for a read or write operation. The device address word consist of a mandatory one, zero sequence for the first four most significant bits (refer to the diagram showing the Device Address). This is common to all the EEPROM device. The 64K EEPROM uses the three device address bits A2, A1, A0 to allow as many as eight devices on the same bus. These bits must compare to their corresponding hard wired input pins. The 8th bit device address is the read/write operation select bit. A read operation is initiated if this bit is high and a write operation is initiated if this bit is low. If the comparison of the device address succeed the EEPROM will output a zero at ACK bit. If not, the chip will return to a standby state. #### **Write Operations** #### · Byte write A write operation requires two data word address following the device address word and acknowledgment. Upon receipt of this address, the EEPROM will again respond with a zero and then clock in the first 8-bit data word. After receiving the 8-bit data word, the EEPROM will output a zero and the addressing device, such as a microcontroller, must terminate the write sequence with a stop condition. At this time the EEPROM enters an internally-timed write cycle to the nonvolatile memory. All inputs are disabled during this write cycle and EEPROM will not respond until the write operation is completed (refer to Byte write timing). #### • Page write The 64K EEPROM is capable of a 32-byte page write. A page write is initiated in the same way as a byte write, but the microcontroller does not send a stop condition after the first data word is clocked in. Instead, after the EEPROM acknowledges the receipt of the first data word, the microcontroller can transmit up to 31 more data words. The EEPROM will respond with a zero after each data word received. The microcontroller must terminate the page write sequence with a stop condition (refer to Page write timing). The data word address lower 5 bits are internally incremented following the receipt of each data word. The higher data word address bits are not incremented, retaining the memory page row location. When the word address, internally generated, reaches the page boundary, the following byte is placed at the beginning of the same page. If more than 32 data words are transmitted to the EEPROM, the data word address will "roll over" and previous data will be overwritten. #### · Acknowledge polling To maximise bus throughput, one technique is to allow the master to poll for an acknowledge signal after the start condition and the control byte for a write command have been sent. If the device is still busy implementing its write cycle, then no ACK will be returned. The master can send the next read/write command when the ACK signal has finally been received. #### · Write protect The HT24LC64 has a write-protect function and programming will then be inhibited when the WP pin is connected to VCC. Under this mode, the HT24LC64 is used as a serial ROM. #### · Read operations The HT24LC64 supports three read operations, namely, current address read, random address read and sequential read. During read operation execution, the read/write select bit should be set to "1". **Acknowledge Polling Flow** #### · Current address read The internal data word address counter maintains the last address accessed during the last read or write operation, incremented by one. This address remains valid between operations as long as the chip power is maintained. The address will roll over during read from the last byte of the last memory page to the first byte of the first page. The address will roll over during write from the last byte of the current page to the first byte of the same page. Once the device address with the read/write select bit set to one is clocked in and acknowledged by the EEPROM, the current address data word is serially clocked out. The microcontroller does not respond with an input zero but generates a following stop condition (refer to Current read timing). · Random read Arandom read requires a dummy byte write sequence to load in the data word address which is then clocked in and acknowledged by the EEPROM. The microcontroller must then generate another start condition. The microcontroller now initiates a current address read by sending a device address with the read/write select bit high. The EEPROM acknowledges the device address and serially clocks out the data word. The microcontroller should respond with a "no ACK" signal (high) followed by a stop condition (refer to Random read timing). #### Sequential read Sequential reads are initiated by either a current address read or a random address read. After the microcontroller receives a data word, it responds with an acknowledgment. As long as the EEPROM receives an acknowledgment, it will continue to increment the data word address and serially clock out sequential data words. When the memory address limit is reached, the data word address will roll over and the sequential read continues. The sequential read operation is terminated when the microcontroller does not respond with a zero but generates a following stop condition. ## **Timing Diagrams** Note: The write cycle time $t_{WR}$ is the time from a valid stop condition of a write sequence to the end of the valid start condition of sequential command. Rev. 1.70 7 July 08, 2020 ## **Package Information** Note that the package information provided here is for consultation purposes only. As this information may be updated at regular intervals users are reminded to consult the <u>Holtek website</u> for the latest version of the <u>Package/Carton Information</u>. Additional supplementary information with regard to packaging is listed below. Click on the relevant section to be transferred to the relevant website page. - Package Information (include Outline Dimensions, Product Tape and Reel Specifications) - The Operation Instruction of Packing Materials - · Carton information Rev. 1.70 8 July 08, 2020 # 8-pin SOP (150mil) Outline Dimensions | Symbol | Dimensions in inch | | | | | | |--------|--------------------|-----------|-------|--|--|--| | Symbol | Min. | Nom. | Max. | | | | | A | _ | 0.236 BSC | _ | | | | | В | _ | 0.154 BSC | _ | | | | | С | 0.012 | _ | 0.020 | | | | | C' | _ | 0.193 BSC | _ | | | | | D | _ | _ | 0.069 | | | | | E | _ | 0.050 BSC | _ | | | | | F | 0.004 | _ | 0.010 | | | | | G | 0.016 | _ | 0.050 | | | | | Н | 0.004 | _ | 0.010 | | | | | α | 0° | _ | 8° | | | | | Symbol | Dimensions in mm | | | | | | |--------|------------------|----------|------|--|--|--| | Symbol | Min. | Nom. | Max. | | | | | A | —F | 6.00 BSC | _ | | | | | В | _ | 3.90 BSC | _ | | | | | С | 0.31 | _ | 0.51 | | | | | C' | _ | 4.90 BSC | _ | | | | | D | _ | _ | 1.75 | | | | | E | _ | 1.27 BSC | _ | | | | | F | 0.10 | _ | 0.25 | | | | | G | 0.40 | _ | 1.27 | | | | | Н | 0.10 | _ | 0.25 | | | | | α | 0° | _ | 8° | | | | ### Copyright<sup>©</sup> 2020 by HOLTEK SEMICONDUCTOR INC. The information appearing in this Data Sheet is believed to be accurate at the time of publication. However, Holtek assumes no responsibility arising from the use of the specifications described. The applications mentioned herein are used solely for the purpose of illustration and Holtek makes no warranty or representation that such applications will be suitable without further modification, nor recommends the use of its products for application that may present a risk to human life due to malfunction or otherwise. Holtek's products are not authorized for use as critical components in life support devices or systems. Holtek reserves the right to alter its products without prior notification. For the most up-to-date information, please visit our web site at http://www.holtek.com.