**DATASHEET** GD25B512MF-Rev1.0 1 June 2023 ## **Contents** | 1 FI | EATURES | 5 | |------|-------------------------------------------------------------|----| | 2 G | SENERAL DESCRIPTIONS | 6 | | 3 M | IEMORY ORGANIZATION | 10 | | 4 D | EVICE OPERATIONS | 11 | | 4.1 | SPI Mode | 11 | | 4.2 | QPI Mode | | | 4.3 | RESET FUNCTION | | | 4.4 | ENTER XIP MODE DIRECTLY AFTER POWER-ON (POR-XIP) | | | 5 D. | ATA PROTECTION | 13 | | 6 R | EGISTERS | 19 | | 6.1 | Status Register | 19 | | 6.2 | Extended Address Register | | | 6.3 | Flag Status Register | 23 | | 7 IN | NTERNAL CONFIGURATION REGISTER | 24 | | 7.1 | Nonvolatile Configuration Register | 24 | | 7.2 | VOLATILE CONFIGURATION REGISTER | | | 8 C | COMMAND DESCRIPTIONS | 27 | | 8.1 | Enable 4-Byte Mode (B7H) | 36 | | 8.2 | DISABLE 4-BYTE MODE (E9H) | | | 8.3 | CLEAR FLAG STATUS REGISTER (30H) | | | 8.4 | Write Enable (WREN) (06H) | | | 8.5 | Write Disable (WRDI) (04H) | 38 | | 8.6 | Write Enable for Volatile Status Register (50H) | 38 | | 8.7 | WRITE STATUS REGISTER (WRSR) (01H/31H/11H) | 39 | | 8.8 | WRITE EXTENDED ADDRESS REGISTER (C5H) | 40 | | 8.9 | WRITE NONVOLATILE/VOLATILE CONFIGURATION REGISTER (B1H/81H) | 40 | | 8.10 | READ STATUS REGISTER (05H/35H/15H) | 41 | | 8.11 | READ FLAG STATUS REGISTER (70H) | 42 | | 8.12 | READ NONVOLATILE/VOLATILE CONFIGURATION REGISTER (B5H/85H) | 43 | | 8.13 | READ EXTENDED ADDRESS REGISTER (C8H) | 44 | | 8.14 | READ DATA BYTES (03H/13H) | 44 | | 8.15 | READ DATA BYTES AT HIGHER SPEED (OBH/OCH) | 45 | | 8.16 | DUAL OUTPUT FAST READ (3BH/3CH) | 46 | | 8.17 | QUAD OUTPUT FAST READ (6BH/6CH) | 46 | | 8.18 | B DUAL I/O FAST READ (BBH/BCH) | 47 | ## **GD25B512MF** | 8.19 | 9 Quad I/O Fast Read (EBH/ECH) | 49 | |------|--------------------------------------------------|----| | 8.20 | 0 Burst Read with Wrap (OCH) | 50 | | 8.21 | 1 SET BURST WITH WRAP (77H) | 50 | | 8.22 | 2 SET READ PARAMETERS (COH) | 51 | | 8.23 | 3 PAGE PROGRAM (PP) (02H/12H) | 52 | | 8.24 | 4 Quad Page Program (32H/34H) | 53 | | 8.25 | 5 SECTOR ERASE (SE) (20H/21H) | 54 | | 8.26 | 6 32KB BLOCK ERASE (BE32) (52H/5CH) | 55 | | 8.27 | 7 64KB BLOCK ERASE (BE64) (D8H/DCH) | 56 | | 8.28 | 8 CHIP ERASE (CE) (60H/C7H) | 57 | | 8.29 | 9 ENABLE QPI (38H) | 57 | | 8.30 | 0 DISABLE QPI (FFH) | 58 | | 8.31 | 1 DEEP POWER-DOWN (DP) (B9H) | 58 | | 8.32 | 2 RELEASE FROM DEEP POWER-DOWN (ABH) | 59 | | 8.33 | 3 READ UNIQUE ID (4BH) | 60 | | 8.34 | 4 READ MANUFACTURE ID/ DEVICE ID (REMS) (90H) | 60 | | 8.35 | | | | 8.36 | | | | 8.37 | | | | 8.38 | ` ' | | | 8.39 | · , | | | 8.40 | | | | 8.41 | | | | 8.42 | ` , | | | 8.43 | , | | | 8.44 | · , | | | 8.45 | ` '' | | | 8.46 | ` , , , , | | | 8.47 | 7 READ SERIAL FLASH DISCOVERABLE PARAMETER (5AH) | 71 | | 9 E | ELECTRICAL CHARACTERISTICS | 72 | | 9.1 | | | | 9.2 | | | | 9.3 | | | | 9.4 | | | | 9.5 | | | | 9.6 | AC CHARACTERISTICS | 77 | | 10 | ORDERING INFORMATION | 84 | | 10.1 | 1 VALID PART NUMBERS | 85 | | 11 | PACKAGE INFORMATION | 87 | | 11.1 | 1 PACKAGE WSON8 (8х6мм) | 87 | | 11.7 | 2 PACKAGE TEBGA-24BALL (5x5 BALL ARRAY) | 88 | ## **GD25B512MF** | 11.3 | PACKAGE SOP16 300MIL | 89 | |------|----------------------|-----| | 12 | REVISION HISTORY | .90 | **GD25B512MF** #### **FEATURES** - ◆ 512M-bit Serial Flash - 64M-Byte - 256 Bytes per programmable page - Standard, Dual, Quad SPI, QPI - Standard SPI: SCLK, CS#, SI, SO, WP#, RESET# - Dual SPI: SCLK, CS#, IO0, IO1, WP#, RESET# - Quad SPI: SCLK, CS#, IO0, IO1, IO2, IO3, RESET# - QPI: SCLK, CS#, IO0, IO1, IO2, IO3, RESET# - 3 or 4-Byte Address Mode - High Speed Clock Frequency - 133MHz for fast read - Dual I/O Data transfer up to 266Mbits/s - Quad I/O Data transfer up to 532Mbits/s - QPI Mode Data transfer up to 532Mbits/s - ◆ Allows XIP (eXecute in Place) Operation - High speed Read reduce overall XIP instruction fetch time - Continuous Read with Wrap further reduce data latency to fill up SoC cache - Software/Hardware Write Protection - Write protect all/portion of memory via software - Enable/Disable protection with WP# Pin - Individual Block Protection - Fast Program/Erase Speed - Page Program time: 0.18ms typical - Sector Erase time: 30ms typical - Block Erase time: 0.12/0.15s typical - Chip Erase time: 150s typical - Flexible Architecture - Sector of 4K-Byte - Block of 32/64K-Byte - Erase/Program Suspend/Resume - ◆ Low Power Consumption - 16µA typical stand-by current - 2µA typical power-down current - Advanced Security Features - 128-bit Unique ID - 3x4K-Byte Security Registers With OTP Lock - ◆ Single Power Supply Voltage - Full voltage range: 2.7~3.6V - Endurance and Data Retention - Minimum 100,000 Program/Erase Cycles - 20-year data retention typical - Package Information - WSON8 (8x6mm) - TFBGA-24ball (5x5 Ball Array) - SOP16 300mil #### 2 GENERAL DESCRIPTIONS The GD25B512MF (512M-bit) Serial flash supports the standard Serial Peripheral Interface (SPI), and the Dual/Quad SPI: Serial Clock, Chip Select, Serial Data I/O0 (SI), I/O1 (SO), I/O2, I/O3. The Dual I/O data is transferred with speed of 266Mbit/s, and the Quad I/O data is transferred with speed of 532Mbit/s. #### **CONNECTION DIAGRAM AND PIN DESCRIPTION** Figure 1 Connection Diagram for WSON8 package 8 - LEAD WSON Table 1 Pin Description for WSON8 package | Pin No. | Pin Name | I/O | Description | |---------|-----------|-----|-------------------------------------------| | 1 | CS# | I | Chip Select Input | | 2 | SO (IO1) | I/O | Data Output (Data Input Output 1) | | 3 | WP# (IO2) | I/O | Write Protect Input (Data Input Output 2) | | 4 | VSS | | Ground | | 5 | SI (IO0) | I/O | Data Input (Data Input Output 0) | | 6 | SCLK | I | Serial Clock Input | | 7 | IO3 | I/O | Data Input Output 3 | | 8 | VCC | | Power Supply | #### Note: 1. CS# must be driven high if chip is not selected. Please don't leave CS# floating any time after power is on. GD25B512MF-Rev1.0 6 June 2023 Figure 2 Connection Diagram for TFBGA24 5x5 ball array package 24-BALL TFBGA (5x5 ball array) Table 2 Ball Description for TFBGA24 5x5 ball array package | Pin No. | Pin Name | 1/0 | Description | |--------------|-----------|-----|--------------------------------------------------------| | A4 | RESET# | I | Reset Input | | B2 | SCLK | ļ | Serial Clock Input | | В3 | VSS | | Ground | | B4 | VCC | | Power Supply | | C2 | CS# | ļ | Chip Select Input | | C4 | WP# (IO2) | I/O | Write Protect Input (Data Input Output 2) | | A5/C1/C3/C5/ | DNU | | Do Not Llee (It may connect to internal signal inside) | | D1/E2/E4/E5 | DNO | | Do Not Use (It may connect to internal signal inside) | | D2 | SO (IO1) | I/O | Data Output (Data Input Output 1) | | D3 | SI (IO0) | I/O | Data Input (Data Input Output 0) | | D4 | IO3 | I/O | Data Input Output 3 | #### Notes: - 1. CS# must be driven high if chip is not selected. Please don't leave CS# floating any time after power is on. - 2. The DNU ball must be floating. It may connect to internal signal inside. - 3. The NC ball is not connected to any internal signal. It is OK to connect it to the system ground (GND) or leave it floating. - 4. The RESET# pin is a dedicated hardware reset pin regardless of device settings or operation states. If the hardware reset function is not used, it is recommended to connect it to VCC in the system but leaving it floating is OK. IO3 16 **SCLK** SI VCC 15 (IO0) RESET# 3 14 NC DNU NC 13 Top View NC 5 12 NC DNU DNU 6 11 CS# 7 10 VSS SO WP# 8 9 (IO1)(IO2) Figure 3 Connection Diagram for SOP16 package Table 3 Pin Description for SOP16 package 16-LEAD SOP | Pin No. | Pin Name | I/O | Description | |---------|-----------|-----|-------------------------------------------------------| | 1 | IO3 | I/O | Data Input Output 3 | | 2 | VCC | | Power Supply | | 3 | RESET# | I | Reset Input | | 7 | CS# | I | Chip Select Input | | 8 | SO (IO1) | I/O | Data Output (Data Input Output 1) | | 9 | WP# (IO2) | I/O | Write Protect Input (Data Input Output 2) | | 10 | VSS | | Ground | | 6/11/13 | DNU | | Do Not Use (It may connect to internal signal inside) | | 15 | SI (IO0) | I/O | Data Input (Data Input Output 0) | | 16 | SCLK | I | Serial Clock Input | #### Notes: - 1. CS# must be driven high if chip is not selected. Please don't leave CS# floating any time after power is on. - 2. The DNU pin must be floating. It may connect to internal signal inside. - 3. The NC pin is not connected to any internal signal. It is OK to connect it to the system ground (GND) or leave it floating. - 4. The RESET# pin is a dedicated hardware reset pin regardless of device settings or operation states. If the hardware reset function is not used, it is recommended to connect it to VCC in the system but leaving it floating is OK. #### **BLOCK DIAGRAM** #### 3 **MEMORY ORGANIZATION** #### **GD25B512MF** | Each device has | Each block has | Each sector has | Each page has | | |-----------------|----------------|-----------------|---------------|---------| | 64M | 64/32K | 4K | 256 | Bytes | | 256K | 256/128 | 16 | - | pages | | 16K | 16/8 | - | - | sectors | | 1K/2K | - | - | - | blocks | #### **UNIFORM BLOCK SECTOR ARCHITECTURE** GD25B512MF 64K Bytes Block Sector Architecture | Block | Sector | Addres | ss range | |-------|--------|----------|----------| | | 16383 | 3FFF000H | 3FFFFFFH | | 1023 | | | | | | 16368 | 3FF0000H | 3FF0FFFH | | | 16367 | 3FEF000H | 3FEFFFFH | | 1022 | | | | | | 16352 | 3FE0000H | 3FE0FFFH | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 47 | 02F000H | 02FFFFH | | 2 | | | | | | 32 | 020000H | 020FFFH | | | 31 | 01F000H | 01FFFFH | | 1 | | | | | | 16 | 010000H | 010FFFH | | | 15 | 00F000H | 00FFFFH | | 0 | | | | | | 0 | 000000H | 000FFFH | #### 4 DEVICE OPERATIONS #### 4.1 SPI Mode #### Standard SPI The GD25B512MF features a serial peripheral interface on 4 signals bus: Serial Clock (SCLK), Chip Select (CS#), Serial Data Input (SI) and Serial Data Output (SO). Both SPI bus mode 0 and 3 are supported. Input data is latched on the rising edge of SCLK and data shifts out on the falling edge of SCLK. #### **Dual SPI** The GD25B512MF supports Dual SPI operation when using the "Dual Output Fast Read", "Dual Output Fast Read with 4-Byte address", "Dual I/O Fast Read" and "Dual I/O Fast Read with 4-Byte address" commands (3BH, 3CH, BBH and BCH). These commands allow data to be transferred to or from the device at twice the rate of the standard SPI. When using the Dual SPI command, the SI and SO pins become bidirectional I/O pins: IO0 and IO1. #### **Quad SPI** The GD25B512MF supports Quad SPI operation when using the "Quad Output Fast Read", "Quad I/O Fast Read", "Quad Page Program" (6BH/6CH, EBH/ECH, 32H/34H) commands. These commands allow data to be transferred to or from the device at four times the rate of the standard SPI. When using the Quad SPI command the SI and SO pins become bidirectional I/O pins: IO0 and IO1, and the WP# pin become bidirectional I/O pins: IO2. #### 4.2 QPI Mode The GD25B512MF supports Quad Peripheral Interface (QPI) operations only when the device is switched from Standard/Dual/Quad SPI mode to QPI mode using the "Enable the QPI (38H)" command. The QPI mode utilizes all four IO pins to input the command code. Standard/Dual/Quad SPI mode and QPI mode are exclusive. Only one mode can be active at any given times. "Enable the QPI (38H)" and "Disable the QPI (FFH)" commands are used to switch between these two modes. Upon power-up and after software reset using "Enable Reset (66H) and Reset (99H)" command, the default state of the device is Standard/Dual/Quad SPI mode. #### 4.3 RESET Function The RESET# pin allows the device to be reset by the control. The RESET# pin goes low for a minimum period of tRLRH will reset the flash. After reset cycle, the flash is at the following states: - Standby mode - All the volatile bits will return to the default status as power on. #### **Figure 4 RESET Condition** ## 4.4 Enter XIP Mode Directly After Power-On (POR-XIP) The device can be operated in the selected XIP mode immediately after power-on reset. The XIP mode after Power-on is set by Nonvolatile Configuration Register bits in Byte<0>. Because the device boots directly in XIP, after the power cycle, no command code is necessary. XIP is terminated by setting the "Continuous Read Mode" bits (M5-4) do not equal (1, 0). ### 5 DATA PROTECTION The GD25B512MF provides the following data protection methods: - Write Enable (WREN) command: The WREN command sets the Write Enable Latch (WEL) bit to '1'. The WEL bit will reset to '0' after the following sequence or instructions: - Power-Up/ Software Reset (66H+99H) - Write Disable (WRDI) - Write Status Register (WRSR 1, 2 & 3) - Write Extended Address Register (WEAR) - Write Nonvolatile Configuration Register (WNVCR) - Write Volatile Configuration Register (WVCR) - Page Program (PP) - Sector Erase (SE) / Block Erase (BE) / Chip Erase (CE) / Erase Security Registers / Program Security Registers - Advanced Block Protection related instructions: Set Nonvolatile Lock (NL) Register, Clear All Nonvolatile Lock (NL) Registers, Write Volatile Lock (VL) Register - Software Protection Mode: - -The Block Protect (BP4, BP3, BP2, BP1, and BP0 along with the CMP) bits define the section of the memory array that can be read but cannot be changed. - Nonvolatile Lock (NL) Registers are additional memory non-volatile lock registers that can protect or unprotect a memory with greater granularity at the individual sectors/block level. - Volatile Lock (VL) Registers like NL Registers serve similar lock bit functionality at individual sector/block level except they are volatile bits. - ◆ Hardware Protection Mode when SRP0 is '1': WP# goes low to protect the Status Register bits (i.e., BP0~BP4, CMP bits) and Nonvolatile Lock (NL) Registers against writes. - ◆ Deep Power-Down Mode: In Deep Power-Down Mode, all commands are ignored except the Release from Deep Power-Down Mode command and reset command (66H+99H). The GD25B512MF device supports several memory protection methods: Block Protection via Block Protect/CMP bits, Individual Volatile Block Lock Protection via VL Register bits, Individual Nonvolatile Block Lock Protection via NL Register Bits. All these protection schemes function in a logical OR method to protect or unprotect targeted sector/block as shown on Figure 5. **Figure 5 Memory Protection Control Overview** #### Notes: - 1. The first and last blocks will have NL/VL Registers protections at the 4KB sector level. Each 4KB sector in these blocks can be individually locked by NL/VL Registers setting. - 2. Each of the middle 64KB blocks has NL/VL Registers protections at the 64KB block level. Each 64KB block can be individually locked by NL/VL Registers setting. Status Register Block Protection (BP4, BP3, BP2, BP1, BP0, CMP) Table 4. GD25B512MF Protected area size (CMP=0) | | Status I | Register | Conter | nt | Memory Content | | | | | |-----|----------|----------|--------|-----|----------------|---------------------|---------|--------------|--| | BP4 | BP3 | BP2 | BP1 | BP0 | Blocks | Addresses | Density | Portion | | | Х | 0 | 0 | 0 | 0 | NONE | NONE | NONE | NONE | | | 0 | 0 | 0 | 0 | 1 | 1023 | 03FF0000H-03FFFFFFH | 64KB | Upper 1/1024 | | | 0 | 0 | 0 | 1 | 0 | 1022 to 1023 | 03FE0000H-03FFFFFFH | 128KB | Upper 1/512 | | | 0 | 0 | 0 | 1 | 1 | 1020 to 1023 | 03FC0000H-03FFFFFFH | 256KB | Upper 1/256 | | | 0 | 0 | 1 | 0 | 0 | 1016 to 1023 | 03F80000H-03FFFFFFH | 512KB | Upper 1/128 | | | 0 | 0 | 1 | 0 | 1 | 1008 to 1023 | 03F00000H-03FFFFFFH | 1MB | Upper 1/64 | | | 0 | 0 | 1 | 1 | 0 | 992 to 1023 | 03E00000H-03FFFFFFH | 2MB | Upper 1/32 | | | 0 | 0 | 1 | 1 | 1 | 960 to 1023 | 03C00000H-03FFFFFFH | 4MB | Upper 1/16 | | | 0 | 1 | 0 | 0 | 0 | 896 to 1023 | 03800000H-03FFFFFFH | 8MB | Upper 1/8 | | | 0 | 1 | 0 | 0 | 1 | 768 to 1023 | 03000000H-03FFFFFH | 16MB | Upper 1/4 | | | 0 | 1 | 0 | 1 | 0 | 512 to 1023 | 02000000H-03FFFFFH | 32MB | Upper 1/2 | | | 1 | 0 | 0 | 0 | 1 | 0 | 00000000H-0000FFFFH | 64KB | Lower 1/1024 | | | 1 | 0 | 0 | 1 | 0 | 0 to 1 | 00000000H-0001FFFFH | 128KB | Lower 1/512 | | | 1 | 0 | 0 | 1 | 1 | 0 to 3 | 00000000H-0003FFFFH | 256KB | Lower 1/256 | | | 1 | 0 | 1 | 0 | 0 | 0 to 7 | 00000000H-0007FFFFH | 512KB | Lower 1/128 | | | 1 | 0 | 1 | 0 | 1 | 0 to 15 | 00000000H-000FFFFFH | 1MB | Lower 1/64 | | | 1 | 0 | 1 | 1 | 0 | 0 to 31 | 00000000H-001FFFFFH | 2MB | Lower 1/32 | | | 1 | 0 | 1 | 1 | 1 | 0 to 63 | 00000000H-003FFFFFH | 4MB | Lower 1/16 | | | 1 | 1 | 0 | 0 | 0 | 0 to 127 | 00000000H-007FFFFH | 8MB | Lower 1/8 | | | 1 | 1 | 0 | 0 | 1 | 0 to 255 | 00000000H-00FFFFFH | 16MB | Lower 1/4 | | | 1 | 1 | 0 | 1 | 0 | 0 to 511 | 00000000H-01FFFFFH | 32MB | Lower 1/2 | | | Х | 1 | 1 | Х | Х | ALL | 00000000H-03FFFFFH | 64MB | ALL | | | Х | 1 | 0 | 1 | 1 | ALL | 00000000H-03FFFFFH | 64MB | ALL | | Table 5. GD25B512MF Protected area size (CMP=1) | | Status I | Register | Conter | nt | Memory Content | | | | | |-----|----------|----------|--------|-----|----------------|--------------------------|----------|--------------------|--| | BP4 | BP3 | BP2 | BP1 | BP0 | Blocks | Blocks Addresses Density | | | | | Х | 0 | 0 | 0 | 0 | ALL | 00000000H-03FFFFFH | 64MB | ALL | | | 0 | 0 | 0 | 0 | 1 | 0 to 1022 | 00000000H-03FEFFFFH | 65,472KB | Lower<br>1023/1024 | | | 0 | 0 | 0 | 1 | 0 | 0 to 1021 | 00000000H-03FDFFFFH | 65,408KB | Lower 511/512 | | | 0 | 0 | 0 | 1 | 1 | 0 to 1019 | 00000000H-03FBFFFFH | 65,280KB | Lower<br>255/256 | | | 0 | 0 | 1 | 0 | 0 | 0 to 1015 | 00000000H-03F7FFFFH | 65,024KB | Lower<br>127/128 | | | 0 | 0 | 1 | 0 | 1 | 0 to 1007 | 00000000H-03EFFFFFH | 63MB | Lower 63/64 | | | 0 | 0 | 1 | 1 | 0 | 0 to 991 | 00000000H-03DFFFFFH | 62MB | Lower 31/32 | | #### **GD25B512MF** | 0 | 0 | 1 | 1 | 1 | 0 to 959 0000000H-03BFFFFFH | | 60MB | Lower 15/16 | |---|---|---|---|---|-----------------------------|------------------------------|----------|--------------------| | 0 | 1 | 0 | 0 | 0 | 0 to 895 0000000H-037FFFFH | | 56MB | Lower 7/8 | | 0 | 1 | 0 | 0 | 1 | 0 to 767 | 00000000H-02FFFFFH | 48MB | Lower 3/4 | | 0 | 1 | 0 | 1 | 0 | 0 to 511 | 00000000H-01FFFFFH | 32MB | Lower 1/2 | | 1 | 0 | 0 | 0 | 1 | 1 to 1023 | 00010000H-03FFFFFFH | 65,472KB | Upper<br>1023/1024 | | 1 | 0 | 0 | 1 | 0 | 2 to 1023 | 00020000H-03FFFFFFH | 65,408KB | Upper 511/512 | | 1 | 0 | 0 | 1 | 1 | 4 to 1023 | 00040000H-03FFFFFH | 65,280KB | Upper<br>255/256 | | 1 | 0 | 1 | 0 | 0 | 8 to 1023 | 8 to 1023 00080000H-03FFFFFH | | Upper<br>127/128 | | 1 | 0 | 1 | 0 | 1 | 16 to 1023 | 00100000H-03FFFFFFH | 63MB | Upper 63/64 | | 1 | 0 | 1 | 1 | 0 | 32 to 1023 | 00200000H-03FFFFFFH | 62MB | Upper 31/32 | | 1 | 0 | 1 | 1 | 1 | 64 to 1023 | 00400000H-03FFFFFFH | 60MB | Upper 15/16 | | 1 | 1 | 0 | 0 | 0 | 128 to 1023 | 00800000H-03FFFFFFH | 56MB | Upper 7/8 | | 1 | 1 | 0 | 0 | 1 | 256 to 1023 | 01000000H-03FFFFFFH | 48MB | Upper 3/4 | | 1 | 1 | 0 | 1 | 0 | 512 to 1023 | 02000000H-03FFFFFFH | 32MB | Upper 1/2 | | Х | 1 | 1 | Х | Х | NONE | NONE | NONE | NONE | | Х | 1 | 0 | 1 | 1 | NONE | NONE | NONE | NONE | #### Volatile Lock (VL) Registers The GD25B512MF has a total of 1054 Volatile Lock Registers. Each VL Register has 8-bits. The VL Register is read independently by Read VL Register (E0H) using either a sector or block address. Each VL Register is written independently by Write VL Register (E1H) instruction using either a sector or block address. All VL Registers are cleared collectively by Global VL Registers Unlock (98H) instruction and set collectively by Global VL Registers Lock (7EH) instruction. The bottom and top 64KB Blocks have individual volatile protection lock registers on each 4KB sectors (total 32). The middle 64KB Blocks have their own individual volatile block lock registers (total 1022). The VL register mapping assignments to the memory sectors/blocks are illustrated on Figure 6. The default value of the VL Registers from power up or reset is based on the VL Default value (NVCR Address <02> Bit 2). VL Register value of '00H' indicates the corresponding sectors or blocks are unprotected. A VL Register value of 'FFH' indicates the corresponding sectors or blocks are protected. | No. | Name | Description | Note | |--------------------------------------------------|-----------------|---------------------------------------|----------| | | | Each VL Register protects or | | | | | unprotect a corresponding sector | | | 1054 VL Registers[Sector/Block Address] = 00h or | VL<br>Registers | or block: | Volatile | | FFh <sup>(1)</sup> | | 00H = Unprotected Sector/Block | Writable | | | | FFH = Protected Sector/Block | | | | | Others = Not Supported <sup>(2)</sup> | | #### Notes: 1. VL Registers mapping across the full memory is illustrated on Figure 6 (NL and VL Registers Assignment on the Memory). # **Uniform Sector Dual and Quad Serial Flash** **GD25B512MF** Default value of the VL Registers from power up or reset is based on VL Default value set on NVCR Address <02> Bit 2. 2. Only valid data (00H or FFH) are valid and accepted during Write VL Register. Other data combinations are not valid data input; the Write VL Register command will be ignored; and the WEL bit will not be cleared. #### Nonvolatile Lock (NL) Registers The GD25B512MF has a total of 1054 Nonvolatile Lock Registers that are non-volatile. Each NL Register has 8-bits. The NL Register is read independently using either a sector or block address using Read NL Register (E2H) instruction. Each NL Register is also set independently by Set NL Register (E3H) instruction using either a sector or block address. All NL Registers are cleared collectively by Clear All NL Registers (E4H) instruction. The bottom and top 64KB Blocks have individual non-volatile protection lock registers on each 4KB sectors (total 32). The middle 64KB Blocks have their own individual non-volatile block lock registers (total 1022). The NL Register mapping assignments to the memory sectors/blocks are illustrated on Figure 6. The factory default value of the NL Registers is '00H' indicating the corresponding sectors or blocks are unprotected. When NL Register is set to 'FFH', the corresponding sector or block is protected against program or erase. | No. | Name | Description | Note | |--------------------------------------------------|-----------|-------------------------------------|--------------------------| | | | Each NL Register protects or | | | | | unprotect a corresponding sector or | Non-Volatile<br>Writable | | 1054 NL Registers[Sector/Block Address] = 00h or | NL | block: | | | FFh <sup>(1)</sup> | Registers | 00H = Unprotected Sector/Block | | | | | FFH = Protected Sector/Block | | | | | Others = Not Supported | | #### Note: 1. NL Registers mapping across the full memory is illustrated on Figure 6 (NL and VL Registers Assignment on the Memory). Figure 6. NL Registers and VL Registers Assignment on the Memory #### Notes: - 1. The first and last blocks will have NL/VL Registers protections at the 4KB sector level. Each 4KB sector in these blocks can be individually locked by NL/VL Registers setting. - 2. Each of the middle 64KB blocks has NL/VL Registers protections at the 64KB block level. Each 64KB block can be individually locked by NL/VL Registers setting. #### **REGISTERS** 6 #### 6.1 **Status Register** Table 6. Status Register-SR No.1 | No. | Bit Name | Description | Note | |-----|----------|--------------------------------|-----------------------| | S7 | SRP0 | Status Register Protection Bit | Non-volatile writable | | S6 | BP4 | Block Protect Bit | Non-volatile writable | | S5 | BP3 | Block Protect Bit | Non-volatile writable | | S4 | BP2 | Block Protect Bit | Non-volatile writable | | S3 | BP1 | Block Protect Bit | Non-volatile writable | | S2 | BP0 | Block Protect Bit | Non-volatile writable | | S1 | WEL | Write Enable Latch | Volatile, read only | | S0 | WIP | Erase/Write In Progress | Volatile, read only | #### Table 7. Status Register-SR No.2 | No. | Bit Name | Description | Note | |-----|----------|--------------------------------|-----------------------------| | S15 | SUS1 | Erase Suspend Bit | Volatile, read only | | S14 | SRP1 | Status Register Protection Bit | Non-volatile writable | | S13 | LB3 | Security Register Lock Bit | Non-volatile writable (OTP) | | S12 | LB2 | Security Register Lock Bit | Non-volatile writable (OTP) | | S11 | LB1 | Security Register Lock Bit | Non-volatile writable (OTP) | | S10 | SUS2 | Program Suspend Bit | Volatile, read only | | S9 | QE | Quad Enable Bit | QE = 1 permanently | | S8 | ADS | Current Address Mode Bit | Volatile, read only | #### Table 8. Status Register-SR No.3 | No. | Bit Name | Description | Note | |-----|----------|---------------------------|-----------------------| | S23 | Reserved | Reserved | Reserved | | S22 | Reserved | Reserved | Reserved | | S21 | Reserved | Reserved | Reserved | | S20 | ADP | Power Up Address Mode Bit | Non-volatile writable | | S19 | CMP | Complement Protect | Non-volatile writable | | S18 | Reserved | Reserved | Reserved | | S17 | DC1 | Dummy Configuration Bit | Non-volatile writable | | S16 | DC0 | Dummy Configuration Bit | Non-volatile writable | The status and control bits of the Status Register are as follows: #### **WIP** bit The Write in Progress (WIP) bit indicates whether the memory is busy in program/erase/write status register or configuration register progress. When WIP bit sets to 1, means the device is busy in program/erase/write status register or configuration register progress, when WIP bit sets 0, means the device is not in program/erase/write status register or configuration register progress. #### WEL bit The Write Enable Latch (WEL) bit indicates the status of the internal Write Enable Latch. When set to 1 the internal Write Enable Latch is set, when set to 0 the internal Write Enable Latch is reset and no Write, Program or Erase command is accepted. #### BP4, BP3, BP2, BP1, BP0 bits The Block Protect (BP4, BP3, BP2, BP1, and BP0) bits are non-volatile. They define the size of the area to be software protected against Program and Erase commands. These bits are written with the Write Status Register (WRSR) command. When the Block Protect (BP4, BP3, BP2, BP1, and BP0) bits are set to 1, the relevant memory area becomes protected against Page Program (PP), Sector Erase (SE) and Block Erase (BE) commands. The Block Protect (BP4, BP3, BP2, BP1, and BP0) bits can be written provided that the Hardware Protected mode has not been set. The Chip Erase (CE) command is executed only if none sector or block is protected. #### SRP0, SRP1 bits The Status Register Protect (SRP1 and SRP0) bits are non-volatile Read/Write bits in the status register. The SRP bits control the method of write protection: software protection, hardware protection, power supply lock-down or one-time programmable protection. | SRP1 | SRP0 | #WP | Status Register/NL Register | Description | |------|---------------------|-----|------------------------------------------|--------------------------------------------------------------| | 0 | | | Software Protected | The Status Register and NL Registers can be written to after | | U | 0 | Х | Software Protected | a Write Enable command, WEL=1. (Default) | | 0 | 1 | 0 | Hardware Protected | WP#=0, the Status Register and NL Registers are locked and | | U | n didware Protected | | Tialuwale Flotecteu | cannot be written to. | | 0 | 1 | 1 | Hardware Unprotected | WP#=1, the Status Register and NL Registers are unlocked | | U | ľ | - | Tiardware Oriprotected | and can be written to after a Write Enable command, WEL=1. | | 1 | 0 | X | Power Supply Lock-Down <sup>(1)(2)</sup> | Status Register and NL Registers are protected and cannot be | | ' | U | ^ | Power Supply Lock-Down A7 | written to again until the next Power-Down, Power-Up cycle. | | 1 | 4 4 7 | | One Time Program <sup>(2)</sup> | Status Register and NL Registers are permanently protected | | | I | Х | One fille Program | and cannot be written to. | #### Notes: - 1. When SRP1, SRP0= (1, 0), a Power-Down, Power-Up cycle will change SRP1, SRP0 to (0, 0) state. - 2. This feature is available on special order. Please contact GigaDevice for details. #### ADS bit The Address Status (ADS) bit is a read only bit that indicates the current address mode the device is operating in. The device is in 3-Byte address mode when ADS=0 (default), and in 4-Byte address mode when ADS=1. # **Uniform Sector Dual and Quad Serial Flash** **GD25B512MF** #### QE bit The Quad Enable (QE) bit is a non-volatile bit in the Status Register that allows Quad operation. The default value of QE bit is 1 and it cannot be changed, so that the IO2 and IO3 pins are enabled all the time. #### SUS1, SUS2 bits The SUS1 and SUS2 bits are read only bits in the status register (S15 and S10) that are set to 1 after executing an Program/Erase Suspend (75H) command (The Erase Suspend will set the SUS1 bit to 1, and the Program Suspend will set the SUS2 bit to 1). The SUS1 and SUS2 bits are cleared to 0 by Erase/Program Resume (7AH) command, software reset (66H+99H) command as well as a power-down, power-up cycle. #### LB3, LB2, LB1 bits The LB3, LB2 and LB1 bits are non-volatile One Time Program (OTP) bits in Status Register (S13, S12 and S11) that provide the write protect control and status to the Security Registers. The default state of LB3, LB2 and LB1 bits are 0, the security registers are unlocked. The LB3, LB2 and LB1 bits can be set to 1 individually using the Write Register instruction. The LB3, LB2 and LB1 bits are One Time Programmable, once they are set to 1, the Security Registers will become read-only permanently. #### DC1, DC0 bits The Dummy Configuration (DC) bits are non-volatile, which select the number of dummy cycles between the end of address and the start of read data output. Dummy cycles provide additional latency that is needed to complete the initial read access of the flash array before data can be returned to the host system. Some read commands require additional dummy cycles as the SCLK frequency increases. The following dummy cycle tables provide different dummy cycle settings that are configured. | Command | DC1, DC0 | Dummy Cycles | Freq.(MHz) | |----------------------|--------------|--------------|------------| | 0011 0011 | 00 (default) | 8 | 133 | | 0BH, 0CH<br>3BH, 3CH | 01 | 8 | 133 | | 3BH, 3CH<br>6BH, 6CH | 10 | 8 | 133 | | 0511, 0011 | 11 | 8 | 133 | | | 00 (default) | 4 | 104 | | DDLL DCLL | 01 | 8 | 133 | | ВВН, ВСН | 10 | 4 | 104 | | | 11 | 8 | 133 | | | 00 (default) | 6 | 104 | | EBH, ECH | 01 | 10 | 133 | | соп, соп | 10 | 6 | 104 | | | 11 | 10 | 133 | #### CMP bit The CMP bit is a non-volatile Read/Write bit in the Status Register (S19). It is used in conjunction with the BP4-BP0 bits to provide more flexibility for the array protection. Please see the Status registers Memory Protection table for details. The default setting is CMP=0. #### **ADP** bit The Address Power-up (ADP) bit is a non-volatile writable bit that determines the initial address mode when the device is powered on or reset. This bit is only used during the power on or device reset initialization period. When ADP=0 (factory default), the device will power up into 3-Byte address mode, the Extended Address Register must be used to access memory regions beyond 128Mb. When ADP=1, the device will power up into 4-Byte address mode directly. ### 6.2 Extended Address Register **Table 9 Extended Address Register** | No. | Name | Description | Note | |-----|----------|-------------|-------------------| | EA7 | Reserved | Reserved | Reserved | | EA6 | Reserved | Reserved | Reserved | | EA5 | Reserved | Reserved | Reserved | | EA4 | Reserved | Reserved | Reserved | | EA3 | Reserved | Reserved | Reserved | | EA2 | Reserved | Reserved | Reserved | | EA1 | A25 | Address bit | Volatile writable | | EA0 | A24 | Address bit | Volatile writable | The extended address register is only used when the address mode is 3-Byte mode, as to set the higher address. The default value of the address bit is "0". For the read operation, the whole array can be continually read out with one command. Data output starts from the selected 128Mb, and it can cross the boundary. When the last Byte of the segment is reached, the next Byte (in a continuous reading) is the first Byte of the next segment. However, the EAR (Extended Address Register) value does not change. The random access reading can only be operated in the selected segment. The Chip erase command will erase the whole chip and is not limited by EAR selected segment. However, the sector erase, block erase, program operation are limited in selected segment and will not cross the boundary. #### A24, A25 bits The Extended Address Bits are used only when the device is operating in the 3-Byte Address Mode (ADS=0), which is volatile writable by C5H command. If the device powers up with ADP bit set to 1, or an "Enter 4-Byte Address Mode (B7H)" instruction is issued, the device will require 4-Byte address input for all address related instructions, and the Extended Address Bit setting will be ignored. | A25, A24 | Address Range | |----------|-----------------------| | 00 | 0000 0000h-00FF FFFFh | | 01 | 0100 0000h-01FF FFFFh | | 10 | 0200 0000h-02FF FFFFh | | 11 | 0300 0000h-03FF FFFFh | ### 6.3 Flag Status Register #### **Table 10 Flag Status Register** | Name | Description | Note | | | | | | |----------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | EE | Erase Error bit | Volatile, read only | | | | | | | PE | Program Error Bit | Volatile, read only | | | | | | | Reserved | Reserved | Reserved | | | | | | | Reserved | Reserved | Reserved | | | | | | | Reserved | Reserved | Reserved | | | | | | | Reserved | Reserved | Reserved | | | | | | | Reserved | Reserved | Reserved | | | | | | | RY/BY# | Ready/Busy# Bit | Volatile, read only | | | | | | | | EE PE Reserved Reserved Reserved Reserved Reserved | EE Erase Error bit PE Program Error Bit Reserved | | | | | | The status and control bits of the Flag Status Register are as follows: #### RY/BY# bit The RY/BY# bit is a read only bit that indicates Program or Erase Status bit. Indicates whether one of the following command cycles is in progress: WRITE STATUS REGISTER, WRITE NONVOLATILE CONFIGURATION REGISTER, PROGRAM, or ERASE. #### PE bit The Program Error (PE) bit is a read only bit that indicates a program failure. It will also be set when the user attempts to program a protected array sector or access the locked OTP space. PE is cleared to "0" after program operation resumes or by Clear Flag Status Register command (30H). #### EE bit The Erase Error (EE) bit is a read only bit that indicates an erase failure. It will also be set when the user attempts to erase a protected array sector or access the locked OTP space. EE is cleared to "0" after erase operation resumes or by Clear Flag Status Register command (30H). #### 7 INTERNAL CONFIGURATION REGISTER The memory configuration is set by an internal configuration register that is not directly accessible to users. The user can change the default configuration at power up by using the WRITE NONVOLATILE CONFIGURATION REGISTER. Information from the nonvolatile configuration register overwrites the internal configuration register during power on or after a reset. The user can change the configuration during device operation using the WRITE VOLATILE CONFIGURATION REGISTER command. Information from the volatile configuration registers overwrite the internal configuration register immediately after the WRITE command completes. ## 7.1 Nonvolatile Configuration Register Nonvolatile Configuration Register bits set the device configuration after power-up or reset. All bits are erased (FFh) unless stated otherwise. This register is read from and written to using the READ NONVOLATILE CONFIGURATION REGISTER and the WRITE NONVOLATILE CONFIGURATION REGISTER commands, respectively. The commands use the main array address scheme, but only the LSB is used to access different register settings, thereby providing up to 256 Bytes of registers (See the table below for the details). A WRITE command to a reserved address will set the device to the default status of the corresponding Byte. # **Uniform Sector Dual and Quad Serial Flash** ## **GD25B512MF** **Table 11 Nonvolatile Configuration Register** | Addr | Settings | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | Description | |-------------|-------------------------------|-------|------|------|------|----------|------|------|------|-----------------------------| | | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | XIP: Dual I/O fast read | | <0> | XIP mode after | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | XIP: Quad I/O fast read | | <b>\0</b> > | Power on reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Disabled (Default) | | | | Other | rs . | | | | | | | Reserved | | | | Х | х | х | х | х | х | 0 | 0 | 18 Ohm | | | Driver Strength | Х | х | х | х | х | х | 0 | 1 | 25 Ohm (default) | | <1> | Driver Strength configuration | х | х | х | х | х | х | 1 | 0 | 35 Ohm | | | Corniguration | х | х | х | х | х | х | 1 | 1 | 50 Ohm | | | | Other | s | | | | | | | Reserved | | | VL default value | х | х | х | х | х | 1 | х | х | all VL=1 after POR or Reset | | <2> | | х | х | х | х | х | 0 | х | х | all VL=0 after POR or Reset | | \2> | VE delauit value | ^ | | ^ | ^ | ^ | 0 | ^ | ^ | (Default) | | | | Other | s | | | Reserved | | | | | | <3> | Reserved | | | | | | | | | | | <4> | Reserved | | | | | | | | | | | <5> | Reserved | | | | | | | | | | | <6> | Reserved | | | | | | | | | | | <7> | Reserved | | | | | | | | | | | <8> | Reserved | | | | | | | | | | | <9> | Reserved | | | | | | | | | | | <a></a> | Reserved | | | | | | | | | | | <b></b> | Reserved | | | | | | | | | | ## 7.2 Volatile Configuration Register Volatile Configuration Register bits temporarily set the device configuration after power-up or reset. All bits are erased (FFh) unless stated otherwise. This register is read from and written to using the READ VOLATILE CONFIGURATION REGISTER and the WRITE VOLATILE CONFIGURATION REGISTER commands, respectively. The commands use the main array address scheme; however, only the LSB is used to access different register settings to provide up to 256 Bytes of registers (See the table below for the details). A WRITE command to a reserved address will set the device to the default status of the corresponding Byte. ## **GD25B512MF** ## **Table 12 Volatile Configuration Register** | Addr | Settings | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | Description | |---------|-------------------------|-------|------|------|------|----------|------|------|------|------------------| | <0> | Reserved | | | | | | | | | | | | | х | х | х | х | х | х | 0 | 0 | 18 Ohm | | | Daire and Other and the | Х | х | х | х | х | х | 0 | 1 | 25 Ohm (default) | | <1> | Driver Strength | Х | х | х | х | х | х | 1 | 0 | 35 Ohm | | | configuration | Х | х | х | х | х | х | 1 | 1 | 50 Ohm | | | | Other | s | | | Reserved | | | | | | <2> | Reserved | | | | | | | | | | | <3> | Reserved | | | | | | | | | | | <4> | Reserved | | | | | | | | | | | <5> | Reserved | | | | | | | | | | | <6> | Reserved | | | | | | | | | | | <7> | Reserved | | | | | | | | | | | <8> | Reserved | | | | | | | | | | | <9> | Reserved | | | | | | | | | | | <a></a> | Reserved | | | | | | | | | | | <b></b> | Reserved | | | | | | | | | | #### 8 COMMAND DESCRIPTIONS All commands, addresses and data are shifted in and out of the device, beginning with the most significant bit on the first rising edge of SCLK after CS# is driven low. Then, the one-Byte command code must be shifted in to the device, with most significant bit first on SI, and each bit is latched on the rising edges of SCLK. Every command sequence starts with a one-Byte command code. Depending on the command, this might be followed by address Bytes, or by data Bytes, or by both or none. CS# must be driven high after the last bit of the command sequence has been completed. For the command of Read, Fast Read, Read Status Register or Release from Deep Power-Down, and Read Device ID, the shifted-in command sequence is followed by a data-out sequence. All read instruction can be completed after any bit of the data-out sequence is being shifted out, and then CS# must be driven high to return to deselected status. For the command of Page Program, Sector Erase, Block Erase, Chip Erase, Write Status Register, Write Enable, Write Disable or Deep Power-Down command, CS# must be driven high exactly at a Byte boundary, otherwise the command is rejected, and is not executed. That is CS# must be driven high when the number of clock pulses after CS# being driven low is an exact multiple of eight. For Page Program, if at any time the input Byte is not a full Byte, nothing will happen and WEL will not be reset. Table 13. Commands (SPI, 3- or 4-Byte Addr. Mode) | Command Name | Byte 1 | Byte 2 | Byte 3 | Byte 4 | Byte 5 | Byte 6 | Byte 7 | Byte 8 | Byte 9 | |----------------------------------|--------|----------------------|----------------------|----------------------|----------------------|--------|--------|--------|--------| | Write Enable | 06H | | | | | | | | | | Write Disable | 04H | | | | | | | | | | Read Status Register-<br>1 | 05H | (S7-S0) | (cont.) | | | | | | | | Read Status Register-<br>2 | 35H | (S15-S8) | (cont.) | | | | | | | | Read Status Register-<br>3 | 15H | (S23-S16) | (cont.) | | | | | | | | Read Flag Status<br>Register | 70H | FS7~FS0 | (cont.) | | | | | | | | Write Status Register-1 | 01H | S7-S0 | | | | | | | | | Write Status Register-2 | 31H | S15-S8 | | | | | | | | | Write Status Register-3 | 11H | S23-S16 | | | | | | | | | Read Extended Addr.<br>Register | C8H | (EA7-EA0) | | | | | | | | | Write Extended Addr.<br>Register | C5H | EA7-EA0 | | | | | | | | | Volatile SR write<br>Enable | 50H | | | | | | | | | | Clear SR Flags | 30H | | | | | | | | | | Set Burst with Wrap | 77H | dummy <sup>(1)</sup> | dummy <sup>(1)</sup> | dummy <sup>(1)</sup> | W7-W0 <sup>(1)</sup> | | | | | ## **GD25B512MF** | Chip Erase | 60H/C7H | | | | | | | | | |-------------------------------------------------------|---------|------------------------|------------------------|-----------------------|----------------------|----------------------|------------------------|---------|----------------------------| | | | | | | | | | | | | Enter 4-Byte Address<br>Mode | В7Н | | | | | | | | | | Exit 4-Byte Address<br>Mode | E9H | | | | | | | | | | Read Manufacturer/<br>Device ID | 90H | 00H | 00H | 00H | (MID7-<br>MID0) | (DID7-<br>DID0) | (cont.) | | | | Read Identification | 9FH | (M7-M0) | (JDID15-<br>JDID8) | (JDID7-<br>JDID0) | (cont.) | , | | | | | Enable Reset | 66H | | | | | | | | | | Reset | 99H | | | | | | | | | | Program/Erase<br>Suspend | 75H | | | | | | | | | | Program/Erase<br>Resume | 7AH | | | | | | | | | | Deep Power-Down | В9Н | | | | | | | | | | Release From Deep<br>Power-Down | ABH | | | | | | | | | | Release From Deep<br>Power-Down and Read<br>Device ID | АВН | dummy | dummy | dummy | (DID7-<br>DID0) | (cont.) | | | | | Enable QPI | 38H | | | | | | | | | | Read Serial Flash<br>Discoverable<br>Parameter | 5AH | A23-A16 | A15-A8 | A7-A0 | dummy | (D7-D0) | (cont.) | | | | Read Data with 4-Byte<br>Address | 13H | A31-A24 | A23-A16 | A15-A8 | A7-A0 | (D7-D0) | (cont.) | | | | Fast Read with 4-Byte<br>Address | 0CH | A31-A24 | A23-A16 | A15-A8 | A7-A0 | dummy | (D7-D0) | (cont.) | | | Fast Read Dual Output<br>with 4-Byte Address | 3СН | A31-A24 | A23-A16 | A15-A8 | A7-A0 | dummy | (D7-D0) <sup>(2)</sup> | (cont.) | | | Fast Read Quad<br>Output with 4-Byte<br>Address | 6CH | A31-A24 | A23-A16 | A15-A8 | A7-A0 | dummy | (D7-D0) <sup>(3)</sup> | (cont.) | | | Fast Read Dual I/O<br>with 4-Byte Address | всн | A31-A24 <sup>(4)</sup> | A23-A16 <sup>(4)</sup> | A15-A8 <sup>(4)</sup> | A7-A0 <sup>(4)</sup> | M7-M0 <sup>(5)</sup> | (D7-D0) <sup>(2)</sup> | (cont.) | | | Fast Read Quad I/O<br>with 4-Byte Address | ECH | A31-A24 <sup>(6)</sup> | A23-A16 <sup>(6)</sup> | A15-A8 <sup>(6)</sup> | A7-A0 <sup>(6)</sup> | M7-M0 <sup>(7)</sup> | dummy | dummy | (D7-<br>D0) <sup>(3)</sup> | | Page Program with 4-<br>Byte Address | 12H | A31-A24 | A23-A16 | A15-A8 | A7-A0 | D7-D0 | Next Byte | | | ## **GD25B512MF** | Quad Page Program | 34H | A31-A24 | A23-A16 | A15-A8 | A7-A0 | D7-D0 | Next Byte | | |------------------------|------|---------|---------|---------|---------|---------|-----------|--| | with 4-Byte Address | • | 7.0.7. | 7.10 | 7110710 | 7.1.7.0 | 2. 20 | | | | Sector Erase with 4- | 21H | A31-A24 | A23-A16 | A15-A8 | A7-A0 | | | | | Byte Address | 2111 | A31-A24 | A25-A10 | A 13-A0 | A7-A0 | | | | | Block Erase (32K) with | 5CH | A31-A24 | A23-A16 | A15-A8 | A7-A0 | | | | | 4-Byte Address | 3011 | A01-A24 | A20-A10 | A10-A0 | A1-A0 | | | | | Block Erase (64K) with | DCH | A31-A24 | A23-A16 | A15-A8 | A7-A0 | | | | | 4-Byte Address | DCIT | A31-A24 | A23-A10 | A13-A0 | AT-AU | | | | | Read VL Register | E0H | A31-A24 | A23-A16 | A15-A8 | A7-A0 | (D7-D0) | (cont.) | | | Write VL Register | E1H | A31-A24 | A23-A16 | A15-A8 | A7-A0 | D7-D0 | | | | Read NL Register | E2H | A31-A24 | A23-A16 | A15-A8 | A7-A0 | (D7-D0) | (cont.) | | | NL bit Program | ЕЗН | A31-A24 | A23-A16 | A15-A8 | A7-A0 | | | | | All NL bit Erase | E4H | | | | | | | | | Global Block Lock | 7EH | | | | | | | | | Global Block Unlock | 98H | | | | | | | | #### Table 14. Commands (SPI, 3-Byte Addr. Mode) | Command Name | Byte 1 | Byte 2 | Byte 3 | Byte 4 | Byte 5 | Byte 6 | Byte 7 | Byte 8 | Byte 9 | |---------------------------------------------|--------|-----------------------------|------------------------|-----------------------|----------------------|------------------------|---------|------------------------|---------| | Read Data | 03H | A23-A16 | A15-A8 | A7-A0 | (D7-D0) | (cont.) | | | | | Fast Read | 0BH | A23-A16 | A15-A8 | A7-A0 | dummy | (D7-D0) | (cont.) | | | | Dual Output Fast Read | 3ВН | A23-A16 | A15-A8 | A7-A0 | dummy | (D7-D0) <sup>(2)</sup> | (cont.) | | | | Quad Output Fast<br>Read | 6BH | A23-A16 | A15-A8 | A7-A0 | dummy | (D7-D0) <sup>(3)</sup> | (cont.) | | | | Dual I/O Fast Read | BBH | A23-A16 <sup>(9)</sup> | A15-A8 <sup>(9)</sup> | A7-A0 <sup>(9)</sup> | M7-M0 <sup>(5)</sup> | (D7-D0) <sup>(2)</sup> | (cont.) | | | | Quad I/O Fast Read | EBH | A23-<br>A16 <sup>(10)</sup> | A15-A8 <sup>(10)</sup> | A7-A0 <sup>(10)</sup> | M7-M0 <sup>(7)</sup> | dummy | dummy | (D7-D0) <sup>(3)</sup> | (cont.) | | Page Program | 02H | A23-A16 | A15-A8 | A7-A0 | D7-D0 | Next Byte | | | | | Quad Page Program | 32H | A23-A16 | A15-A8 | A7-A0 | D7-D0 | Next Byte | | | | | Sector Erase | 20H | A23-A16 | A15-A8 | A7-A0 | | | | | | | Block Erase (32K) | 52H | A23-A16 | A15-A8 | A7-A0 | | | | | | | Block Erase (64K) | D8H | A23-A16 | A15-A8 | A7-A0 | | | | | | | Read Unique ID | 4BH | 00H | 00H | 00H | dummy | (UID7-<br>UID0) | (cont.) | | | | Erase Security<br>Registers <sup>(11)</sup> | 44H | A23-A16 | A15-A8 | A7-A0 | | | | | | ## **GD25B512MF** | Program Security Registers <sup>(11)</sup> | 42H | A23-A16 | A15-A8 | A7-A0 | D7-D0 | Next Byte | | | |--------------------------------------------|-----|---------|--------|-------|---------|-----------|---------|--| | Read Security Registers <sup>(11)</sup> | 48H | A23-A16 | A15-A8 | A7-A0 | dummy | (D7-D0) | (cont.) | | | Write Nonvolatile Configuration Register | B1H | A23-A16 | A15-A8 | A7-A0 | (D7-D0) | | | | | Write Volatile<br>Configuration Register | 81H | A23-A16 | A15-A8 | A7-A0 | (D7-D0) | | | | | Read Nonvolatile Configuration Register | B5H | A23-A16 | A15-A8 | A7-A0 | dummy | (D7-D0) | | | | Read Volatile<br>Configuration Register | 85H | A23-A16 | A15-A8 | A7-A0 | dummy | (D7-D0) | | | ## Table 15. Commands (SPI, 4-Byte Addr. Mode) | T | | | | | | | | | | |-----------------------------------------------|--------|------------------------|------------------------|-----------------------|----------------------|----------------------|------------------------|---------|----------------------------| | Command Name | Byte 1 | Byte 2 | Byte 3 | Byte 4 | Byte 5 | Byte 6 | Byte 7 | Byte 8 | Byte 9 | | Read Data | 03H | A31-A24 | A23-A16 | A15-A8 | A7-A0 | (D7-D0) | (cont.) | | | | Fast Read | 0BH | A31-A24 | A23-A16 | A15-A8 | A7-A0 | dummy | (D7-D0) | (cont.) | | | Dual Output Fast Read | 3ВН | A31-A24 | A23-A16 | A15-A8 | A7-A0 | dummy | (D7-D0) <sup>(2)</sup> | (cont.) | | | Quad Output Fast<br>Read | 6BH | A31-A24 | A23-A16 | A15-A8 | A7-A0 | dummy | (D7-D0) <sup>(3)</sup> | (cont.) | | | Dual I/O Fast Read | ввн | A31-A24 <sup>(4)</sup> | A23-A16 <sup>(4)</sup> | A15-A8 <sup>(4)</sup> | A7-A0 <sup>(4)</sup> | M7-M0 <sup>(5)</sup> | (D7-D0) <sup>(2)</sup> | (cont.) | | | Quad I/O Fast Read | EBH | A31-A24 <sup>(6)</sup> | A23-A16 <sup>(6)</sup> | A15-A8 <sup>(6)</sup> | A7-A0 <sup>(6)</sup> | M7-M0 <sup>(7)</sup> | dummy | dummy | (D7-<br>D0) <sup>(3)</sup> | | Page Program | 02H | A31-A24 | A23-A16 | A15-A8 | A7-A0 | D7-D0 | Next Byte | | | | Quad Page Program | 32H | A31-A24 <sup>(6)</sup> | A23-A16 <sup>(6)</sup> | A15-A8 <sup>(6)</sup> | A7-A0 <sup>(6)</sup> | D7-D0 | Next Byte | | | | Sector Erase | 20H | A31-A24 | A23-A16 | A15-A8 | A7-A0 | | | | | | Block Erase (32K) | 52H | A31-A24 | A23-A16 | A15-A8 | A7-A0 | | | | | | Block Erase (64K) | D8H | A31-A24 | A23-A16 | A15-A8 | A7-A0 | | | | | | Read Unique ID | 4BH | 00H | 00H | 00H | 00H | dummy | (UID7-<br>UID0) | (cont.) | | | Erase Security Registers <sup>(11)</sup> | 44H | A31-A24 | A23-A16 | A15-A8 | A7-A0 | | | | | | Program Security<br>Registers <sup>(11)</sup> | 42H | A31-A24 | A23-A16 | A15-A8 | A7-A0 | D7-D0 | Next Byte | | | | Read Security Registers <sup>(11)</sup> | 48H | A31-A24 | A23-A16 | A15-A8 | A7-A0 | dummy | (D7-D0) | (cont.) | | | Write Nonvolatile<br>Configuration Register | B1H | A31-A24 | A23-A16 | A15-A8 | A7-A0 | (D7-D0) | | | | | Write Volatile<br>Configuration Register | 81H | A31-A24 | A23-A16 | A15-A8 | A7-A0 | (D7-D0) | | | | ## **GD25B512MF** | Read Nonvolatile | B5H | A31-A24 | A23-A16 | A15-A8 | A7-A0 | dummy | (D7-D0) | | |------------------------|-----|---------|---------|---------|-------|-------|---------|--| | Configuration Register | БЭП | A31-A24 | A23-A10 | A 13-A0 | A7-A0 | dummy | (07-00) | | | Read Volatile | 85H | A31-A24 | A23-A16 | A15-A8 | A7-A0 | dummy | (D7-D0) | | | Configuration Register | оэп | A31-A24 | A23-A10 | A 13-A0 | A7-A0 | dummy | (07-00) | | #### Table 16. Commands (QPI, 3- or 4-Byte Addr. Mode) | | 1 | | | | | . Wode) | | | Τ_ | |----------------------------------|---------|-----------|--------------------|-------------------|---------|-----------|-------------|---------|---------| | Command Name | Byte 1 | Byte 2 | Byte 3 | Byte 4 | Byte 5 | Byte 6 | Byte 7 | Byte 8 | Byte 9 | | Clock Number | (0,1) | (2,3) | (4,5) | (6,7) | (8,9) | (10,11) | (12,13) | (14,15) | (16,17) | | Write Enable | 06H | | | | | | | | | | Write Disable | 04H | | | | | | | | | | Read Status Register-1 | 05H | (S7~S0) | (cont.) | | | | | | | | Read Status Register-2 | 35H | (S15-S8) | (cont.) | | | | | | | | Read Status Register-3 | 15H | (S23~S16) | (cont.) | | | | | | | | Read Flag Status | 70H | FS7~FS0 | (cont.) | | | | | | | | Register Write Status Register 1 | 0411 | 97.00 | | | | | <u> </u> | | | | Write Status Register-1 | 01H | S7-S0 | | | | | | | | | Write Status Register-2 | 31H | S15-S8 | | | | | · | | | | Write Status Register-3 | 11H | S23-S16 | | | | | | | | | Read Extended Addr.<br>Register | C8H | (EA7-EA0) | | | | | | | | | Write Extended Addr.<br>Register | C5H | EA7-EA0 | | | | | | | | | Volatile SR Write Enable | 50H | | | | | | | | | | Clear SR Flags | 30H | | | | | | | | | | Chip Erase | 60H/C7H | | | | | | | | | | Enter 4-Byte Address<br>Mode | В7Н | | | | | | _ | | | | Exit 4-Byte Address<br>Mode | E9H | | | | | | | | | | Manufacturer/Device ID | 90H | dummy | dummy | 00H | (M7-M0) | (ID7-ID0) | (cont.) | | | | Read Identification | 9FH | (M7-M0) | (JDID15-<br>JDID8) | (JDID7-<br>JDID0) | (cont.) | | | | | | Enable Reset | 66H | | | | | | <del></del> | | | | Reset | 99H | | | | | | | | | | Program/Erase Suspend | 75H | | | | | | | | | | Program/Erase Resume | 7AH | | | | | | | | | | Deep Power-Down | В9Н | | | | | | | | | | Release From Deep<br>Power-Down | АВН | | | | | | | | | ## **GD25B512MF** | | | | I | Ī | 1 | | 1 | | | |---------------------------|------|---------|---------|---------|-----------|---------|-----------|---------|---| | Release From Deep | | | | | | | | | | | Power-Down, And Read | ABH | dummy | dummy | dummy | (ID7-ID0) | (cont.) | | | | | Device ID | | | | | | | | | | | Read Serial Flash | 5AH | A23-A16 | A15-A8 | A7-A0 | dummy | (D7-D0) | (cont.) | | | | Discoverable Parameter | ЭАП | A23-A10 | A15-A6 | A7-A0 | dummy | (07-00) | (COIII.) | | | | Fast Read Quad Output | FOLL | A24 A24 | A00 A40 | A4E A0 | 47.40 | N/7 N/0 | di mana | (D7 D0) | | | with 4-Byte Address | ECH | A31-A24 | A23-A16 | A15-A8 | A7-A0 | M7-M0 | dummy | (D7-D0) | | | Page Program with 4- | 4011 | A24 A24 | A23-A16 | A15-A8 | A7-A0 | D7-D0 | Next Dist | | | | Byte Address | 12H | A31-A24 | A23-A10 | A 15-A6 | A7-A0 | טט-זט | Next Byte | | | | Sector Erase with 4-Byte | 0411 | 104 104 | 400 440 | A45 A0 | 47.40 | | | | | | Address | 21H | A31-A24 | A23-A16 | A15-A8 | A7-A0 | | | | | | Block Erase (32K) with 4- | 5011 | 404 404 | 400 440 | A45 A0 | 47.40 | | | | | | Byte Address | 5CH | A31-A24 | A23-A16 | A15-A8 | A7-A0 | | | | | | Block Erase (64K) with 4- | DOLL | A24 A24 | A22 A40 | A45 A0 | 47.40 | | | | | | Byte Address | DCH | A31-A24 | A23-A16 | A15-A8 | A7-A0 | | | | | | Set Read Parameters | C0H | P7-P0 | | | | | | | | | Disable QPI | FFH | | | | | | | | | | Read VL Register | E0H | A31-A24 | A23-A16 | A15-A8 | A7-A0 | dummy | (D7-D0) | (cont.) | | | Write VL Register | E1H | A31-A24 | A23-A16 | A15-A8 | A7-A0 | D7-D0 | | | | | Read NL Register | E2H | A31-A24 | A23-A16 | A15-A8 | A7-A0 | dummy | (D7-D0) | (cont.) | | | NL bit Program | E3H | A31-A24 | A23-A16 | A15-A8 | A7-A0 | | | | | | All NL bit Erase | E4H | | | | | | | | | | Global Block Lock | 7EH | | | | | | | | | | Global Block Unlock | 98H | | | | | | | | _ | ## Table 17. Commands (QPI, 3-Byte Addr. Mode) | Command Name | Byte 1 | Byte 2 | Byte 3 | Byte 4 | Byte 5 | Byte 6 | Byte 7 | Byte 8 | Byte 9 | | |------------------------|--------|---------|----------|--------|---------|-----------|---------|---------|---------|--| | Clock Number | (0,1) | (2,3) | (4,5) | (6,7) | (8,9) | (10,11) | (12,13) | (14,15) | (16,17) | | | Fast Read | 0BH | A23-A16 | A15-A8 | A7-A0 | dummy | dummy | (D7-D0) | | | | | Quad I/O Fast Read | EBH | A23-A16 | A15-A8 | A7-A0 | M7-M0 | dummy | (D7-D0) | | | | | Page Program | 02H | A23-A16 | A15-A8 | A7-A0 | D7-D0 | Next Byte | | | | | | Sector Erase | 20H | A23-A16 | A15-A8 | A7-A0 | | | | | | | | Block Erase (32K) | 52H | A23-A16 | A15-A8 | A7-A0 | | | | | | | | Block Erase (64K) | D8H | A23-A16 | A15-A8 | A7-A0 | | | | | | | | Burst Read with Wrap | 0CH | A23-A16 | A15-A8 | A7-A0 | dummy | dummy | (D7-D0) | | | | | Write Nonvolatile | D4U | A22 A46 | A1E A0 | 47.40 | (D7 D0) | | | | | | | Configuration Register | B1H | A23-A16 | A15-A8 | A7-A0 | (D7-D0) | | | | | | | Write Volatile | 81H | A23-A16 | A15-A8 | A7-A0 | (D7 D0) | | | | | | | Configuration Register | ОІП | A23-A10 | A15-A6 | A7-A0 | (D7-D0) | | | | | | | Read Nonvolatile | B5H | A23-A16 | A15-A8 | A7-A0 | dummy | dummy | dummy | dummy | (D7-D0) | | | Configuration Register | БЭП | A23-A10 | A I J-A0 | A1-A0 | dummy | dummy | dummy | dummy | (07-00) | | ## **GD25B512MF** | Read Volatile | 0511 | A22 A46 | A1E A0 | A7 A0 | dummy | dummu | dummy | dumm | (D7 D0) | |------------------------|------|---------|--------|-------|-------|-------|-------|-------|---------| | Configuration Register | 85H | A23-A16 | A15-A8 | A7-A0 | dummy | dummy | dummy | dummy | (D7-D0) | #### Table 18. Commands (QPI, 4-Byte Addr. Mode) | Command Name | Byte 1 | Byte 2 | Byte 3 | Byte 4 | Byte 5 | Byte 6 | Byte 7 | Byte 8 | Byte 9 | Byte 10 | |---------------------------------------------|--------|---------|---------|---------|----------------|----------|--------------|----------|----------|---------| | Clock Number | (0,1) | (2,3) | (4,5) | (6,7) | (8,9) | (10,11) | (12,13) | (14,15) | (16,17) | (18,19) | | Fast Read | 0BH | A31-A24 | A23-A16 | A15-A8 | A7-A0 | dummy | dummy | (D7-D0) | | | | Quad I/O Fast Read | EBH | A31-A24 | A23-A16 | A15-A8 | A7-A0 | M7-M0 | dummy | (D7-D0) | | | | Page Program | 02H | A31-A24 | A23-A16 | A15-A8 | A7-A0 | D7-D0 | Next<br>Byte | | | | | Sector Erase | 20H | A31-A24 | A23-A16 | A15-A8 | A7-A0 | | | | | | | Block Erase (32K) | 52H | A31-A24 | A23-A16 | A15-A8 | A7-A0 | | | | | | | Block Erase (64K) | D8H | A31-A24 | A23-A16 | A15-A8 | A7-A0 | | | | | | | Burst Read with Wrap | 0CH | A31-A24 | A23-A16 | A15-A8 | A7-A0 | dummy | dummy | (D7-D0) | | | | Write Nonvolatile<br>Configuration Register | B1H | A31-A24 | A23-A16 | A15-A8 | A7-A0 | (D7-D0) | | | | | | Write Volatile | 0411 | A24 A24 | A22 A46 | A1E A0 | A7 A0 | (D7 D0) | | | | | | Configuration Register | 81H | A31-A24 | A23-A16 | A 15-A6 | A7-A0 | (D7-D0) | | | | | | Read Nonvolatile | B5H | A21 A21 | A23-A16 | A15 A0 | A7-A0 | dummy | dummy | dummy | dummy | (D7-D0) | | Configuration Register | | A31-A24 | A23-A10 | A 13-A0 | A7-A0 | dummy | dummy | dummy | dummy | (07-00) | | Read Volatile | 85H | Δ31_Δ24 | A23-A16 | Δ15_ΔΩ | A7-A0 | dummy | dummy | dummy | dummy | (D7-D0) | | Configuration Register | 0311 | A31-A24 | A20-A10 | A10-A0 | Λ1 <b>-</b> Λ0 | dullilly | duillily | duililiy | dullilly | (07-00) | #### Notes: 1. Dummy bits and Wrap Bits IO0 = (x, x, x, x, x, x, W4, x) IO1 = (x, x, x, x, x, x, W5, x) IO2 = (x, x, x, x, x, x, W6, x) IO3 = (x, x, x, x, x, x, x, x) 2. Dual Output data IO0 = (D6, D4, D2, D0) IO1 = (D7, D5, D3, D1) 3. Quad Output Data IO0 = (D4, D0, ...) IO1 = (D5, D1, ...) IO2 = (D6, D2, ...) IO3 = (D7, D3, ...) 4. Dual Input 4-Byte Address IO0 = A30, A28, A26, A24, A22, A20, A18, A16, A14, A12, A10, A8 A6, A4, A2, A0 IO1 = A31, A29, A27, A25, A23, A21, A19, A17, A15, A13, A11, A9 A7, A5, A3, A1 5. Dual Input Mode bit IO0 = M6, M4, M2, M0 IO1 = M7, M5, M3, M1 **GD25B512MF** #### 6. Quad Input 4-Byte Address IO0 = A28, A24, A20, A16, A12, A8, A4, A0 IO1 = A29, A25, A21, A17, A13, A9, A5, A1 IO2 = A30, A26, A22, A18, A14, A10, A6, A2 IO3 = A31, A27, A23, A19, A15, A11, A7, A3 7. Quad Input Mode bit IO0 = M4, M0 IO1 = M5, M1 102 = M6, M2 103 = M7. M3 8. Quad Output Data IO0 = D4, D0, ... IO1 = D5, D1, ... IO2 = D6, D2, ... IO3 = D7, D3, ... 9. Dual Input Address IO0 = A22, A20, A18, A16, A14, A12, A10, A8 A6, A4, A2, A0 IO1 = A23, A21, A19, A17, A15, A13, A11, A9 A7, A5, A3, A1 10. Quad Input Address IO0 = A20, A16, A12, A8, A4, A0 IO1 = A21, A17, A13, A9, A5, A1 IO2 = A22, A18, A14, A10, A6, A2 IO3 = A23, A19, A15, A11, A7, A3 11. Security Registers Address Security Register1: A23-A16=00H, A15-A12=1H, A11--A0= Byte Address; Security Register2: A23-A16=00H, A15-A12=2H, A11- A0= Byte Address; Security Register3: A23-A16=00H, A15-A12=3H, A11- A0= Byte Address; 12. QPI Command, Address, Data input/output format: CLK #0 1 2 3 4 5 6 7 8 9 10 11 IO0= C4, C0, A20, A16, A12, A8, A4, A0, D4, D0, D4, D0, IO1= C5, C1, A21, A17, A13, A9, A5, A1, D5, D1, D5, D1 IO2= C6, C2, A22, A18, A14, A10, A6, A2, D6, D2, D6, D2 IO3= C7, C3, A23, A19, A15, A11, A7, A3, D7, D3, D7, D3 **GD25B512MF** ## **Table of ID Definitions** ## **GD25B512MF** | Operation Code | MID7-MID0 | ID15-ID8 | ID7-ID0 | |----------------|-----------|----------|---------| | 9FH | C8 | 40 | 1A | | 90H | C8 | | 19 | | ABH | | | 19 | ## 8.1 Enable 4-Byte Mode (B7H) The Enable 4-Byte Mode command enables accessing the address length of 32-bit for the memory area of the higher density (larger than 128Mb). After sending the Enable 4-Byte Mode command, the ADS bit (S8) will be set to 1 to indicate the 4-Byte address mode has been enabled. Once the 4-Byte address mode is enabled, the address length becomes 32-bit. Figure 7 Enable 4-Byte Mode Sequence Diagram (SPI) Figure 8 Enable 4-Byte Mode Sequence Diagram (QPI) ## 8.2 Disable 4-Byte Mode (E9H) The Disable 4-Byte Mode command is executed to exit the 4-Byte address mode and enter the 3-Byte address mode. After sending the Disable 4-Byte Mode command, the ADS bit (S8) will be clear to be 0 to indicate the 4-Byte address mode has been disabled, and then the address length will return to 24-bit. Figure 9 Disable 4-Byte Mode Sequence Diagram (SPI) Figure 10 Disable 4-Byte Mode Sequence Diagram (QPI) #### 8.3 Clear Flag Status Register (30H) The Clear Status Register Flags command resets bit FS0 (Erase Error bit) and FS1 (Program Error bit) in status register. It is not necessary to set the WEL bit before the Clear Status Register command is executed. The Clear Flag Status Register command will not be accepted when the device remains busy with WIP set to 1. The WEL bit will be unchanged after this command is executed. Figure 11. Clear Status Register Flags Diagram (SPI) Figure 12. Clear Status Register Flags Diagram (QPI) ## 8.4 Write Enable (WREN) (06H) The Write Enable (WREN) command is for setting the Write Enable Latch (WEL) bit. The Write Enable Latch (WEL) bit must be set prior to every Page Program (PP), Sector Erase (SE), Block Erase (BE), Chip Erase (CE), Write Status Register (WRSR), Write Extended Address Register (WEAR), Write Nonvolatile/Volatile configure register and Erase/Program Security Registers command. The Write Enable (WREN) command sequence: CS# goes low → sending the Write Enable command → CS# goes high. Figure 13 Write Enable Sequence Diagram (SPI) Figure 14 Write Enable Sequence Diagram (QPI) #### 8.5 Write Disable (WRDI) (04H) The Write Disable command is for resetting the Write Enable Latch (WEL) bit. The Write Disable command sequence: CS# goes low →Sending the Write Disable command →CS# goes high. The WEL bit is reset by following condition: Power-up and upon completion of the Write Status Register, Write Extended Address Register (WEAR), Write Nonvolatile/Volatile configure register, Page Program, Sector Erase, Block Erase, Chip Erase, Erase/Program Security Registers and Reset commands. Figure 15 Write Disable Sequence Diagram (SPI) Figure 16 Write Disable Sequence Diagram (QPI) ### 8.6 Write Enable for Volatile Status Register (50H) The non-volatile Status Register bits can also be written to as volatile bits. This gives more flexibility to change the system configuration and memory protection schemes quickly without waiting for the typical non-volatile bit write cycles or affecting the endurance of the Status Register non-volatile bits. The Write Enable for Volatile Status Register command must be issued prior to a Write Status Register command, and any other commands cannot be inserted between them. Otherwise, Write Enable for Volatile Status Register will be cleared. The Write Enable for Volatile Status Register command will not set the Write Enable Latch bit, it is only valid for the Write Status Register command to change the volatile Status Register bit values. Figure 17 Write Enable for Volatile Status Register Sequence Diagram (SPI) Figure 18 Write Enable for Volatile Status Register Sequence Diagram (QPI) ## 8.7 Write Status Register (WRSR) (01H/31H/11H) The Write Status Register (WRSR) command allows new values to be written to the Status Register. Before it can be accepted, a Write Enable (WREN) command must previously have been executed. After the Write Enable (WREN) command has been decoded and executed, the device sets the Write Enable Latch (WEL). The Write Status Register (WRSR) command has no effect on S15, S10, S9, S8, S1 and S0 of the Status Register. For command code of "01H" / "31H" / "11H", the Status Register bits S7~S0 / S15~S8 / S23~S16 would be written. CS# must be driven high after the eighth bit of the data byte has been latched in. Otherwise, the Write Status Register (WRSR) command is not executed. As soon as CS# is driven high, the self-timed Write Status Register cycle (whose duration is tw) is initiated. While the Write Status Register cycle is in progress, the Status Register may still be read to check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Write Status Register cycle, and is 0 when it is completed. When the cycle is completed, the Write Enable Latch (WEL) is reset. The Write Status Register (WRSR) command allows the user to change the values of the Block Protect (BP4, BP3, BP2, BP1, and BP0) bits, to define the size of the area that is to be treated as read-only. The Write Status Register (WRSR) command also allows the user to set or reset the Status Register Protect (SRP1 and SRP0) bits in accordance with the Write Protect (WP#) signal. The Status Register Protect (SRP1 and SRP0) bits and Write Protect (WP#) signal allow the device to be put in the Hardware Protected Mode. The Write Status Register (WRSR) command is not executed once the Hardware Protected Mode is entered. Figure 19 Write Status Register Sequence Diagram (SPI) Figure 20 Write Status Register Sequence Diagram (QPI) #### 8.8 Write Extended Address Register (C5H) The Extended Address Register is a volatile register that stores the 4th Byte address (A31-A24) when the device is operating in the 3-Byte Address Mode (ADS=0). To write the Extended Address Register bits, a Write Enable (06h) instruction must previously have been executed for the device to accept the Write Extended Address Register instruction (Status Register bit WEL must equal 1). Once write enabled, the instruction is entered by driving CS# low, sending the instruction code "C5H", and then writing the Extended Address Register data Byte. Upon power up or the execution of a Software/Hardware Reset, the Extended Address Register bit values will be cleared to 0. The Extended Address Bit is only effective when the device is in the 3-Byte Address Mode. When the device operates in the 4-Byte Address Mode (ADS=1), any command with address input of A31-A24 will replace the Extended Address Register values. It is recommended to check and update the Extended Address Register if necessary when the device is switched from 4-Byte to 3-Byte Address Mode. CS# 0 1 2 6 8 9 10 11 12 13 14 15 SCLK Extended Addr. Command Register In C5H SI MSB High-Z SO Figure 21 Write Extended Address Register Sequence Diagram (SPI) ## 8.9 Write Nonvolatile/Volatile Configuration Register (B1H/81H) The Write Nonvolatile/Volatile Configuration Register command allows new values to be written to the Nonvolatile/Volatile Configuration Register. Before it can be accepted, a Write Enable (WREN) command must previously have been executed. After the Write Enable (WREN) command has been decoded and executed, the device sets the Write Enable Latch (WEL). CS# must be driven high after the data Byte has been latched in. If not, the Write Configuration Register command is not executed. As soon as CS# is driven high, the self-timed Write Configuration Register cycle (whose duration is tW for B1H) is initiated. The Write In Progress (WIP) bit is 1 during the self-timed Write Configuration Register cycle, and is 0 when it is completed. When the cycle is completed, the Write Enable Latch (WEL) is reset. # **Uniform Sector Dual and Quad Serial Flash** **GD25B512MF** Figure 23 Write Nonvolatile/Volatile Configuration Register Sequence Diagram (SPI) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. Figure 24 Write Nonvolatile/Volatile Configuration Register Sequence Diagram (QPI) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. ## 8.10 Read Status Register (05H/35H/15H) The Read Status Register (RDSR) command is for reading the Status Register. The Status Register may be read at any time, even while a Program, Erase or Write Status Register cycle is in progress. When one of these cycles is in progress, it is recommended to check the Write in Progress (WIP) bit before sending a new command to the device. It is also possible to read the Status Register continuously. For command code of "05H" / "35H" / "15H", the SO will output Status Register bits S7~S0 / S15-S8 / S23-S16. GD25B512MF-Rev1.0 41 June 2023 Figure 26 Read Status Register Sequence Diagram (QPI) #### 8.11 Read Flag Status Register (70H) The Read Flag Status Register command is for reading the Flag Status Register. The Flag Status Register may be read at any time, even while a Program, Erase or Write Status Register cycle is in progress. When one of these cycles is in progress, it is also possible to read the Flag Status Register continuously. Figure 27 Read Flag Status Register Sequence Diagram (SPI) Figure 28 Read Flag Status Register Sequence Diagram (QPI) ## 8.12 Read Nonvolatile/Volatile Configuration Register (B5H/85H) The Read Nonvolatile/Volatile Configuration Register command is for reading the Nonvolatile/Volatile Configuration Registers. It is followed by a 3-Byte address (A23-A0) or a 4-Byte address (A31-A0) and a dummy Byte, and each bit is latched-in on the rising edge of SCLK. Then the Configuration Register, at that address, is shifted out on SO, and each bit is shifted out, at a Max frequency fc, on the falling edge of SCLK. Read Nonvolatile/Volatile Configuration Register command, while an Erase, Program or Write cycle is in progress, is rejected without having any effects on the cycle that is in progress. Figure 29 Read Configuration Registers Sequence Diagram (SPI) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. Figure 30 Read Configuration Registers Sequence (QPI) ## 8.13 Read Extended Address Register (C8H) The Read Extended Address Register instruction is entered by driving CS# low and shifting the instruction code "C8H" into the SI pin on the rising edge of SCLK. The Extended Address Register bits are then shifted out on the SO pin at the falling edge of SCLK with most significant bit (MSB) first. When the device is in the 4-Byte Address Mode, the value of the address bits is ignored. CS# 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 SCLK Command Command SI C8H High-Z FAR out FA Figure 31 Read Extended Address Register Sequence Diagram (SPI) Figure 32 Read Extended Address Register Sequence Diagram (QPI) **MSB** **MSB** #### 8.14 Read Data Bytes (03H/13H) The Read Data Bytes (READ) command is followed by a 3-Byte address (A23-A0) or a 4-Byte address (A31-A0), and each bit is latched-in on the rising edge of SCLK. Then the memory content, at that address, is shifted out on SO, and each bit is shifted out, at a Max frequency fR, on the falling edge of SCLK. The first Byte addressed can be at any location. The address is automatically incremented to the next higher address after each Byte of data is shifted out. The whole memory can, therefore, be read with a single Read Data Bytes (READ) command. Any Read Data Bytes (READ) command, while an Erase, Program or Write cycle is in progress, is rejected without having any effects on the cycle that is in progress. CS# O 1 2 3 4 5 6 7 8 9 10 28 29 30 31 32 33 34 35 36 37 38 39 SCLK Command Command 24-bit address SI High-Z MSB Data Out1 Data Out2 MSB T 6 5 4 3 2 1 0 Figure 33 Read Data Bytes Sequence Diagram ## 8.15 Read Data Bytes at Higher Speed (0BH/0CH) The Read Data Bytes at Higher Speed (Fast Read) command is for quickly reading data out. It is followed by a 3-Byte address (A23-A0) or a 4-Byte address (A31-A0) and dummy clocks, and each bit is latched-in on the rising edge of SCLK. Then the memory content, at that address, is shifted out on SO, and each bit is shifted out, at a Max frequency f<sub>C</sub>, on the falling edge of SCLK. The first Byte addressed can be at any location. The address is automatically incremented to the next higher address after each Byte of data is shifted out. CS# SCLK O 1 2 3 4 5 6 7 8 9 10 28 29 30 31 SCLK OBH 23/22/21 — 3/2/10 — SO High-Z CS# SCLK Dummy Byte Dummy Byte SI Tyle Data Out1 SO MSB Data Out2 SO MSB Figure 34 Read Data Bytes at Higher Speed Sequence Diagram (SPI) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. Figure 35 Read Data Bytes at Higher Speed Sequence Diagram (QPI) #### 8.16 Dual Output Fast Read (3BH/3CH) The Dual Output Fast Read command is followed by 3/4-Byte address and a dummy Byte, and each bit being latched in on the rising edge of SCLK, then the memory contents are shifted out 2-bit per clock cycle from SI and SO. The first Byte addressed can be at any location. The address is automatically incremented to the next higher address after each Byte of data is shifted out. Figure 36. Dual Output Fast Read Sequence Diagram Note: The device default is in 24-bit address mode. For 4-Byte mode or 4-Byte command, the address length is 32-bit. #### 8.17 Quad Output Fast Read (6BH/6CH) The Quad Output Fast Read command is followed by 3-Byte address (A23-A0) or a 4-Byte address (A31-A0) and dummy clocks, and each bit is latched in on the rising edge of SCLK, then the memory contents are shifted out 4-bit per clock cycle from IO3, IO2, IO1 and IO0. The first Byte addressed can be at any location. The address is automatically incremented to the next higher address after each Byte of data is shifted out. GD25B512MF-Rev1.0 46 June 2023 Figure 37 Quad Output Fast Read Sequence Diagram (SPI) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. ## 8.18 Dual I/O Fast Read (BBH/BCH) The Dual I/O Fast Read command is similar to the Dual Output Fast Read command but with the capability to input the 3/4-Byte address and a "Continuous Read Mode" Byte 2-bit per clock by SI and SO, and each bit being latched in on the rising edge of SCLK, then the memory contents are shifted out 2-bit per clock cycle from SI and SO. The first Byte addressed can be at any location. The address is automatically incremented to the next higher address after each Byte of data is shifted out. #### **Dual I/O Fast Read with "Continuous Read Mode"** The Dual I/O Fast Read command can further reduce command overhead through setting the "Continuous Read Mode" bits (M7-0) after the input 3- or 4-Byte address (A23-A0 or A31-A0). If the "Continuous Read Mode" bits (M5-4) = (1, 0), then the next Dual I/O Fast Read command (after CS# is raised and then lowered) does not require the BBH/BCH command code. If the "Continuous Read Mode" bits (M5-4) do not equal (1, 0), the next command requires the command code, thus returning to normal operation. A Reset command can be also used to reset (M7-0) before issuing normal command. Figure 38 Dual I/O Fast Read Sequence Diagram ((M5-4) $\neq$ (1, 0)) Note: The device default is in 24-bit address mode. For 4-Byte mode or 4-Byte command, the address length is 32-bit. Figure 39 Dual I/O Fast Read Sequence Diagram ((M5-4) = (1, 0)) Note: The device default is in 24-bit address mode. For 4-Byte mode or 4-Byte command, the address length is 32-bit. #### 8.19 Quad I/O Fast Read (EBH/ECH) The Quad I/O Fast Read command is similar to the Quad Output Fast Read command but with the capability to input the 3-Byte address (A23-A0) or a 4-Byte address (A31-A0) and a "Continuous Read Mode" Byte and dummy clocks. 4-bit per clock is transferred by IO0, IO1, IO2, IO3, and each bit is latched in on the rising edge of SCLK, then the memory contents are shifted out 4-bit per clock cycle from IO0, IO1, IO2, IO3. The first Byte addressed can be at any location. The address is automatically incremented to the next higher address after each Byte of data is shifted out. #### Quad I/O Fast Read with "Continuous Read Mode" The Quad I/O Fast Read command can further reduce command overhead through setting the "Continuous Read Mode" bits (M7-0) after the input 3-Byte address (A23-A0) or 4-Byte address (A31-A0). If the "Continuous Read Mode" bits (M5-4) = (1, 0), then the next Quad I/O Fast Read command (after CS# is raised and then lowered) does not require the EBH/ECH command code. If the "Continuous Read Mode" bits (M5-4) do not equal to (1, 0), the next command requires the command code, thus returning to normal operation. A Reset command can be also used to reset (M7-0) before issuing normal command. Figure 40 Quad I/O Fast Read Sequence Diagram (SPI, M5-4≠ (1, 0)) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. Figure 41 Quad I/O Fast Read Sequence Diagram (QPI, M5-4≠ (1, 0)) CS# 0 5 6 7 8 11 12 13 SCLK Byte 2 Byte 1-IO[3:0] Addr. M7-4 M3-0 Data out Data out Figure 42 Quad I/O Fast Read Sequence Diagram (M5-4= (1, 0)) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. #### Quad I/O Fast Read with "8/16/32/64-Byte Wrap Around" The Quad I/O Fast Read command can be used to access a specific portion within a page by issuing Wrap configuration register Byte prior to EBH/ECH. The data being accessed can be limited to either a 8/16/32/64-Byte section of a 256-Byte page. The output data starts at the initial address specified in the command, once it reaches the ending boundary of the 8/16/32/64-Byte section, the output will wrap around the beginning boundary automatically until CS# is pulled high to terminate the command. The Burst with Wrap feature allows applications that use cache to quickly fetch a critical address and then fill the cache afterwards within a fixed length (8/16/32/64-Byte) of data without issuing multiple read commands. #### 8.20 Burst Read with Wrap (0CH) The "Burst Read with Wrap (0CH)" command provides an alternative way to perform the read operation with "Wrap Around" in QPI mode. This command is similar to the "Fast Read (0BH)" command in QPI mode, except the addressing of the read operation will "Wrap Around" to the beginning boundary of the "Wrap Around" once the ending boundary is reached. The "Wrap Length" and the number of dummy clocks can be configured by the "Set Read Parameters (C0H)" command. CS# 2 0 3 4 5 6 7 8 11 12 13 **SCLK** Command→ Address Byte 2 Addr. IO[3:0] 0CH Addr.) Addr. Addr. Addr. Addr Data out Data out \*"Set Read Parameters" Command (C0H) can set the number of dummy clocks Figure 43. Burst Read with Wrap Sequence Diagram Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. ## 8.21 Set Burst with Wrap (77H) The Set Burst with Wrap command is used in conjunction with "Quad I/O Fast Read" command to access a fixed length of 8/16/32/64-byte section within a 256-byte page, in standard SPI mode. The Set Burst with Wrap command sequence: CS# goes low $\rightarrow$ Send Set Burst with Wrap command $\rightarrow$ Send 24 dummy bits $\rightarrow$ Send 8 bits "Wrap bits" $\rightarrow$ CS# goes high. | W6,W5 | W4=0 | | W4=1 (default) | | |-------|-------------|-------------|----------------|-------------| | | Wrap Around | Wrap Length | Wrap Around | Wrap Length | | 0, 0 | Yes | 8-byte | No | N/A | | 0, 1 | Yes | 16-byte | No | N/A | ## **Uniform Sector Dual and Quad Serial Flash** #### **GD25B512MF** | 1, 0 | Yes | 32-byte | No | N/A | |------|-----|---------|----|-----| | 1, 1 | Yes | 64-byte | No | N/A | If the W6-W4 bits are set by the Set Burst with Wrap command, all the following "Quad I/O Fast Read" command will use the W6-W4 setting to access the 8/16/32/64-byte section within any page. To exit the "Wrap Around" function and return to normal read operation, another Set Burst with Wrap command should be issued to set W4=1. Figure 44. Set Burst with Wrap Sequence Diagram ## 8.22 Set Read Parameters (C0H) In QPI mode the "Set Read Parameters (C0H)" command can be used to configure the number of dummy clocks for "Fast Read (0BH)", "Quad I/O Fast Read (EBH)" and "Burst Read with Wrap (0CH)" command, and to configure the number of bytes of "Wrap Length" for the "Burst Read with Wrap (0CH)" command. The "Wrap Length" is set by W5-6 bit in the "Set Burst with Wrap (77H)" command. This wrap setting will remain unchanged when the device is switched from Standard SPI mode to QPI mode. | P5-P4 | Dummy Clocks | Maximum Read Freq. | P1-P0 | Wrap Length | |-------|--------------|--------------------|-------|-------------| | 0 0 | 4 | 80MHz | 0 0 | 8-byte | | 0 1 | 6 | 108MHz | 0 1 | 16-byte | | 1 0 | 8 | 133MHz | 1 0 | 32-byte | | 11 | 8 | 133MHz | 11 | 64-byte | Figure 45. Set Read Parameters command Sequence Diagram #### 8.23 Page Program (PP) (02H/12H) The Page Program (PP) command is for programming the memory. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit before sending the Page Program command. The Page Program (PP) command is entered by driving CS# Low, followed by the command code, three or four address Bytes and at least one data Byte on SI. If the 8 least significant address bits (A7-A0) are not all zero, all transmitted data that goes beyond the end of the current page are programmed from the start address of the same page (from the address whose 8 least significant bits (A7-A0) are all zero). CS# must be driven low for the entire duration of the sequence. The Page Program command sequence: CS# goes low $\rightarrow$ sending Page Program command $\rightarrow$ 3-Byte address or 4-Byte address on SI $\rightarrow$ at least 1 Byte data on SI $\rightarrow$ CS# goes high. If more than 256 Bytes are sent to the device, previously latched data are discarded and the last 256 data Bytes are guaranteed to be programmed correctly within the same page. If less than 256 data Bytes are sent to device, they are correctly programmed at the requested addresses without having any effects on the other Bytes of the same page. CS# must be driven high after the eighth bit of the last data Byte has been latched in; otherwise the Page Program (PP) command is not executed. As soon as CS# is driven high, the self-timed Page Program cycle (whose duration is tpp) is initiated. While the Page Program cycle is in progress, the Status Register may be read to check the value of the Write in Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Page Program cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. A Page Program (PP) command applied to a page which is protected by the Block Protect (BP4, BP3, BP2, BP1, and BP0) is not executed. Figure 46 Page Program Sequence Diagram (SPI) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. Figure 47 Page Program Sequence Diagram (QPI) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. ## 8.24 Quad Page Program (32H/34H) The Quad Page Program command is for programming the memory using four pins: IO0, IO1, IO2, and IO3. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit before sending the Page Program command. The quad Page Program command is entered by driving CS# Low, followed by the command code (32H/34H), three or four address Bytes and at least one data Byte on IO pins. If more than 256 Bytes are sent to the device, previously latched data are discarded and the last 256 data Bytes are guaranteed to be programmed correctly within the same page. If less than 256 data Bytes are sent to device, they are correctly programmed at the requested addresses without having any effects on the other Bytes of the same page. CS# must be driven high after the eighth bit of the last data Byte has been latched in; otherwise the Quad Page Program (PP) command is not executed. As soon as CS# is driven high, the self-timed Quad Page Program cycle (whose duration is tpp) is initiated. While the Quad Page Program cycle is in progress, the Status Register may be read to check the value of the Write In Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Quad Page Program cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. A Quad Page Program command applied to a page which is protected by the Block Protect (BP4, BP3, BP2, BP1, and BP0) is not executed. Dual and Quad Serial Flash GD25B512MF Figure 48 Quad Page Program Sequence Diagram (SPI) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. CS# 517 0 8 9 10 11 518 519 **SCLK** Byte Command→ Address Byte 1 Byte 2-Data out IO[3:0] 32H Addr. Data out Data out Figure 49 Quad Page Program Sequence Diagram (QPI) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. #### 8.25 Sector Erase (SE) (20H/21H) The Sector Erase (SE) command is erased the all data of the chosen sector. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit. The Sector Erase (SE) command is entered by driving CS# low, followed by the command code, and 3- Byte address or 4-Byte address on SI. Any address inside the sector is a valid address for the Sector Erase (SE) command. CS# must be driven low for the entire duration of the sequence. The Sector Erase command sequence: CS# goes low $\rightarrow$ sending Sector Erase command $\rightarrow$ 3-Byte address or 4-Byte address on SI $\rightarrow$ CS# goes high. CS# must be driven high after the eighth bit of the last address Byte has been latched in; # Uniform Sector Dual and Quad Serial Flash **GD25B512MF** otherwise the Sector Erase (SE) command is not executed. As soon as CS# is driven high, the self-timed Sector Erase cycle (whose duration is tsE) is initiated. While the Sector Erase cycle is in progress, the Status Register may be read to check the value of the Write in Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Sector Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. A Sector Erase (SE) command applied to a sector which is protected by the Block Protect (BP4, BP3, BP2, BP1, and BP0) bits is not executed. CS# 0 1 2 3 4 5 6 7 8 9 29 30 31 SCLK Command Figure 50 Sector Erase Sequence Diagram (SPI) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. Figure 51 Sector Erase Sequence Diagram (QPI) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. ## 8.26 32KB Block Erase (BE32) (52H/5CH) The 32KB Block Erase command is erased the all data of the chosen block. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit. The 32KB Block Erase (BE) command is entered by driving CS# low, followed by the command code, and 3-Byte address or 4-Byte address on SI. Any address inside the block is a valid address for the 32KB Block Erase command. CS# must be driven low for the entire duration of the sequence. The 32KB Block Erase command sequence: CS# goes low → sending 32KB Block Erase command → 3-Byte address or 4-Byte address on SI → CS# goes high. CS# must be driven high after the eighth bit of the last address Byte has been latched in; otherwise the 32KB Block Erase command is not executed. As soon as CS# is driven high, the self-timed Block Erase cycle (whose duration is t<sub>BE1</sub>) is initiated. While the Block Erase cycle is in progress, the Status Register may be read to check the value of the Write in Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Block Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. A 32KB Block Erase command applied to a block which is protected by the Block Protect (BP4, BP3, BP2, BP1, and BP0) bits is not executed. Figure 52 32KB Block Erase Sequence Diagram (SPI) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. Figure 53 32KB Block Erase Sequence Diagram (QPI) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. #### 8.27 64KB Block Erase (BE64) (D8H/DCH) The 64KB Block Erase command is erased the all data of the chosen block. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit. The 64KB Block Erase command is entered by driving CS# low, followed by the command code, and 3-Byte address or 4-Byte address on SI. Any address inside the block is a valid address for the 64KB Block Erase command. CS# must be driven low for the entire duration of the sequence. The 64KB Block Erase command sequence: CS# goes low $\rightarrow$ sending 64KB Block Erase command $\rightarrow$ 3-Byte address or 4-Byte address on SI $\rightarrow$ CS# goes high. CS# must be driven high after the eighth bit of the last address Byte has been latched in; otherwise the 64KB Block Erase command is not executed. As soon as CS# is driven high, the self-timed Block Erase cycle (whose duration is $t_{BE2}$ ) is initiated. While the Block Erase cycle is in progress, the Status Register may be read to check the value of the Write in Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Block Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. A 64KB Block Erase command applied to a block which is protected by the Block Protect (BP4, BP3, BP2, BP1, and BP0) bits is not executed. Figure 54 64KB Block Erase Sequence Diagram (SPI) CS# 0 2 7 3 4 5 6 **SCLK** . **←**Command**→** Address IO[3:0] D8H Addr.XAddr.XAddr.XAddr. Addr. Addr Figure 55 64KB Block Erase Sequence Diagram (QPI) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. ## 8.28 Chip Erase (CE) (60H/C7H) The Chip Erase (CE) command is erased the all data of the chip. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit .The Chip Erase (CE) command is entered by driving CS# Low, followed by the command code on Serial Data Input (SI). CS# must be driven Low for the entire duration of the sequence. The Chip Erase command sequence: CS# goes low $\rightarrow$ sending Chip Erase command $\rightarrow$ CS# goes high. CS# must be driven high after the eighth bit of the command code has been latched in; otherwise the Chip Erase command is not executed. As soon as CS# is driven high, the self-timed Chip Erase cycle (whose duration is $t_{CE}$ ) is initiated. While the Chip Erase cycle is in progress, the Status Register may be read to check the value of the Write in Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Chip Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. The Chip Erase (CE) command is executed if the Block Protect (BP2, BP1, and BP0) bits are 0 The Chip Erase (CE) command is ignored if one or more sectors are protected. Figure 56 Chip Erase Sequence Diagram (SPI) Figure 57 Chip Erase Sequence Diagram (QPI) ## 8.29 Enable QPI (38H) The device support both Standard/Quad SPI and QPI mode. The "Enable QPI (38H)" command can switch the device from SPI mode to QPI mode. In order to switch the device to QPI mode, "Enable QPI (38H)" command must be issued. When the device is switched from SPI mode to QPI mode, the existing Write Enable Latch and Program/Erase Suspend status, and the Wrap Length setting will remain unchanged. Figure 58 Enable QPI mode command Sequence Diagram #### 8.30 Disable QPI (FFH) To exit the QPI mode and return to Standard/Quad SPI mode, the "Disable QPI (FFH)" command must be issued. When the device is switched from QPI mode to SPI mode, the existing Write Enable Latch and Program/Erase Suspend status, and the Wrap Length setting will remain unchanged. Figure 59 Disable QPI mode command Sequence Diagram #### 8.31 Deep Power-Down (DP) (B9H) Executing the Deep Power-Down (DP) command is the only way to put the device in the lowest consumption mode (the Deep Power-Down Mode). It can also be used as an extra software protection mechanism, while the device is not in active use, since in this mode, the device ignores all Write, Program and Erase commands. Driving CS# high deselects the device, and puts the device in the Standby Mode (if there is no internal cycle currently in progress). But this mode is not the Deep Power-Down Mode. The Deep Power-Down Mode can only be entered by executing the Deep Power-Down (DP) command. Once the device has entered the Deep Power-Down Mode, all commands are ignored except the Release from Deep Power-Down (ABH) or Enable Reset (66H) and Reset (99H) commands. These commands can release the device from this mode. The Release from Deep Power-Down command releases the device from deep power down mode. The Deep Power-Down Mode automatically stops at Power-Down, and the device is in the Standby Mode after Power-Up. The Deep Power-Down command sequence: CS# goes low $\rightarrow$ sending Deep Power-Down command $\rightarrow$ CS# goes high. CS# must be driven high after the eighth bit of the command code has been latched in; otherwise the Deep Power-Down (DP) command is not executed. As soon as CS# is driven high, it requires a delay of $t_{DP}$ before the supply current is reduced to $t_{CC2}$ and the Deep Power-Down Mode is entered. Any Deep Power-Down (DP) command, while an Erase, Program or Write cycle is in progress, is rejected without having any effects on the cycle that is in progress. Figure 60 Deep Power-Down Sequence Diagram (SPI) ### 8.32 Release from Deep Power-Down (ABH) To release the device from the Power-Down state, the command is issued by driving the CS# pin low, shifting the instruction code "ABH" and driving CS# high. Release from Power-Down will take the time duration of t<sub>RES1</sub> (See AC Characteristics) before the device will resume normal operation and other command are accepted. The CS# pin must remain high during the t<sub>RES1</sub> time duration. When used to release the device from the Power-Down state, the command is the same as previously described, After this time duration the device will resume normal operation and other command will be accepted. If the Release from Power-Down command is issued while an Erase, Program or Write cycle is in process (when WIP equal 1) the command is ignored and will not have any effects on the current cycle. Figure 62 Release Power-Down Sequence Diagram (SPI) Figure 63 Release Power-Down Sequence Diagram (QPI) Figure 64. Release Power-Down/Read Device ID Sequence Diagram (SPI) Figure 65. Release Power-Down/Read Device ID Sequence Diagram (QPI) #### 8.33 Read Unique ID (4BH) The Read Unique ID command accesses a factory-set read-only 128bit number that is unique to each device. The Unique ID can be used in conjunction with user software methods to help prevent copying or cloning of a system. The Read Unique ID command sequence: CS# goes low $\rightarrow$ sending Read Unique ID command $\rightarrow$ 3-Byte (0000000H) or 4-Byte (00000000H) Address $\rightarrow$ 1 Byte Dummy $\rightarrow$ 128bit Unique ID Out $\rightarrow$ CS# goes high. Figure 66 Read Unique ID Sequence Diagram (SPI) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. ## 8.34 Read Manufacture ID/ Device ID (REMS) (90H) The Read Manufacturer/Device ID command is an alternative to the Release from Power-Down / Device ID command that provides both the JEDEC assigned Manufacturer ID and the specific Device ID. The command is initiated by driving the CS# pin low and shifting the command code "90H" followed by a 24-bit address (A23-A0) of 000000H. After which, the Manufacturer ID and the Device ID are shifted out on the falling edge of SCLK with most significant bit (MSB) first. Figure 67. Read Manufacture ID/ Device ID Sequence Diagram (SPI) Figure 68. Read Manufacture ID/ Device ID Sequence Diagram (QPI) ## 8.35 Read Identification (RDID) (9FH) The Read Identification (RDID) command allows the 8-bit manufacturer identification to be read, followed by three Bytes of device identification. The device identification indicates the memory type in the first Byte, and the memory capacity of the device in the second Byte. The Read Identification (RDID) command while an Erase or Program cycle is in progress, is not decoded, and has no effect on the cycle that is in progress. The Read Identification (RDID) command should not be issued while the device is in Deep Power-Down Mode. The device is first selected by driving CS# low. Then, the 8-bit command code for the command is shifted in. This is followed by the 24-bit device identification, stored in the memory. Each bit is shifted out on the falling edge of Serial Clock. The Read Identification (RDID) command is terminated by driving CS# high at any time during data output. When CS# is driven high, the device is in the Standby Mode. Once in the Standby Mode, the device waits to be selected, so that it can receive, decode and execute commands. Figure 69 Read Identification ID Sequence Diagram (SPI) Figure 70 Read Identification ID Sequence Diagram (QPI) #### 8.36 Program/Erase Suspend (PES) (75H) The Program/Erase Suspend command "75H", allows the system to interrupt a page program or sector/block erase operation and then read data from any other sector or block. The Write Status Register command (01H, 31H, 11H, B1H) and Erase/Program Security Registers command (44H, 42H) and Erase commands (20H, 21H, 52H, 5CH, D8H, DCH, 60H/C7H) and Page Program command (02H, 12H, 32H, 34H) and 50H, E1H, E3H, E4H, 7EH, 98H are not allowed during Program suspend. The Write Status Register command (01H, 31H, 11H, B1H) and Erase Security Registers command (44H) and Erase commands (20H, 21H, 52H, 5CH, D8H, DCH, 60H/C7H) and 50H, E1H, E3H, E4H, 7EH, 98H are not allowed during Erase suspend. Program/Erase Suspend is valid only during the page program or sector/block erase operation. A maximum of time of "tsus" (See AC Characteristics) is required to suspend the program/erase operation. The Program/Erase Suspend command will be accepted by the device only if the SUS1/SUS2 bit in the Status Register equal to 0 and WIP bit equal to 1 while a Page Program or a Sector or Block Erase operation is on-going. If the SUS1/SUS2 bit equal to 1 or WIP bit equal to 0, the Suspend command will be ignored by the device. The WIP bit will be cleared from 1 to 0 within "tsus" and the SUS1/SUS2 bit will be set from 0 to 1 immediately after Program/Erase Suspend. A power-off during the suspend period will reset the device and release the suspend state. Figure 71 Program/Erase Suspend Sequence Diagram (SPI) Figure 72 Program/Erase Suspend Sequence Diagram (QPI) ## 8.37 Program/Erase Resume (PER) (7AH) The Program/Erase Resume command must be written to resume the program or sector/block erase operation after a Program/Erase Suspend command. The Program/Erase Resume command will be accepted by the device only if the SUS2/SUS1 bit equal to 1 and the WIP bit equal to 0. After issued the SUS2/SUS1 bit in the status register will be cleared from 1 to 0 immediately, the WIP bit will be set from 0 to 1 within 200ns and the Sector or Block will complete the erase operation or the page will complete the program operation. The Program/Erase Resume command will be ignored unless a Program/Erase Suspend is active. Figure 73 Program/Erase Resume Sequence Diagram Figure 74 Program/Erase Resume Sequence Diagram (QPI) #### 8.38 Erase Security Registers (44H) The GD25B512MF provides 4K-Byte Security Registers which can be erased and programmed individually. These registers may be used by the system manufacturers to store security and other important information separately from the main memory array. The Erase Security Registers command is similar to Sector/Block Erase command. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit. The Erase Security Registers command sequence: CS# goes low → sending Erase Security Registers command → CS# goes high. CS# must be driven high after the eighth bit of the last address Byte has been latched in; otherwise the Erase Security Registers command is not executed. As soon as CS# is driven high, the self-timed Erase Security Registers cycle (whose duration is tse) is initiated. While the Erase Security Registers cycle is in progress, the Status Register may be read to check the value of the Write in Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Erase Security Registers cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. The Security Registers Lock Bit in the Status Register can be used to OTP protect the security registers. Once the bit is set to 1, the Security Registers will be permanently locked; the Erase Security Registers command will be ignored. | Address | A23-16 | A15-12 | A11-0 | |----------------------|--------|--------|------------| | Security Register #1 | 00H | 0001 | Don't care | | Security Register #2 | 00H | 0010 | Don't care | | Security Register #3 | 00H | 0011 | Don't care | CS# 29 30 31 8 SCLK Command 24 Bits Address SI 44H MSB Figure 75 Erase Security Registers command Sequence Diagram (SPI) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. ## 8.39 Program Security Registers (42H) The Program Security Registers command is similar to the Page Program command. The security register contains 16 pages content. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit before sending the Program Security Registers command. The Program Security Registers command is entered by driving CS# Low, followed by the command code (42H), three address Bytes and at least one data Byte on SI. As soon as CS# is driven high, the self-timed Program Security Registers cycle (whose duration is tPP) is initiated. While the Program Security Registers cycle is in progress, the Status Register may be read to check the value of the Write in Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Program Security Registers cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. If the Security Registers Lock Bit is set to 1, the Security Registers will be permanently locked. Program Security Registers command will be ignored. | Address | A23-16 | A15-12 | A11-8 | A7-0 | |----------------------|--------|--------|--------------|--------------| | Security Register #1 | 00H | 0001 | Page Address | Byte Address | | Security Register #2 | 00H | 0010 | Page Address | Byte Address | ## **Uniform Sector Dual and Quad Serial Flash** **GD25B512MF** | Security Register #3 | 00H | 0.011 | Page Address | Byte Address | |----------------------|-----|-------|--------------|--------------| | Security Register #3 | UUI | 0011 | Page Address | Byte Address | Figure 76 Program Security Registers command Sequence Diagram (SPI) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. ## 8.40 Read Security Registers (48H) The Read Security Registers command is similar to Fast Read command. The command is followed by a 3-Byte or 4-Byte address (A23-A0 or A31-A0) and a dummy Byte, and each bit is latched-in on the rising edge of SCLK. Then the memory content, at that address, is shifted out on SO, and each bit is shifted out, at a Max frequency f<sub>C</sub>, on the falling edge of SCLK. The first Byte addressed can be at any location. The address is automatically incremented to the next higher address after each Byte of data is shifted out. Once the A11-A0 address reaches the last Byte of the register (Byte FFFH), it will reset to 000H, the command is completed by driving CS# high. | Address | A23-16 | A15-12 | A11-8 | A7-0 | |----------------------|--------|--------|--------------|--------------| | Security Register #1 | 00H | 0001 | Page Address | Byte Address | | Security Register #2 | 00H | 0010 | Page Address | Byte Address | | Security Register #3 | 00H | 0011 | Page Address | Byte Address | Figure 77 Read Security Registers command Sequence Diagram (SPI) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. #### 8.41 Global Block/Sector Lock (7EH) or Unlock (98H) All Block/Sector Lock bits can be set to 1 by the Global Block/Sector Lock command, or can set to 0 by the Global Block/Sector Unlock command. The Global Block/Sector Lock command (7EH) sequence: CS# goes low →SI: Sending Global Block/Sector Lock command → CS# goes high. The Global Block/Sector Unlock command (98H) sequence: CS# goes low →SI: Sending Global Block/Sector Unlock command → CS# goes high. Figure 78 Global Block/Sector Lock Sequence Diagram (SPI) Figure 79 Global Block/Sector Lock Sequence Diagram (QPI) CS# O 1 2 3 4 5 6 7 SCLK Command Command High-Z Figure 80 Global Block/Sector Unlock Sequence Diagram (SPI) Figure 81 Global Block/Sector Unlock Sequence Diagram (QPI) #### 8.42 Set Nonvolatile Lock Register (E3H) Before the Set NL Register and Clear All NL Registers commands are accepted besides the WEL bit= 1 requirement. The Set NL Register command sets the non-volatile NL Register block protection to 'FFH' of the target address within the range of either a sector or a block. When NL Register is '00H' (default), the corresponding sector or block is unprotected or unlocked state; and it can be set to 'FFH' to lock (protect) so the corresponding memory sector or block are protected against program or erase. Please check the NL Registers section for more information on the NL Registers mapping across the full memory. A Write Enable (WREN) command must be executed prior to initiating the Set NL Register command. The Set NL Register command is initiated by driving CS# low followed by latching in command opcode E3H and the 32-Bit Address on every rising edge of SCLK. For SPI sequence, CS# must be driven high after the least significant address bit input's SCLK (least significant address nibble input's SCLK for QPI), otherwise the Set NL Register command is not executed. As soon as CS# is driven high, the self-timed NL Register setting cycle (whose duration is tNLP) is initiated. The Write In Progress (WIP) bit is 1 during the self-timed NL Register setting cycle, and transition to 0 upon completion. When the cycle is completed, the Write Enable Latch (WEL) is reset. The NL Register corresponding to the input address used in the Set NL Register command sequence is also set to 'FFH' (protected). Figure 82 Set NL Register Sequence Diagram (SPI) Note: The Program NL Register command uses only 32-bit address input in either 3-Byte or 4-Byte Address mode. CS# 0 1 2 9 SCLK Command → 32-bit address → 10[3:0] /// E3H Addr. Figure 83 Set NL Register Sequence Diagram (QPI) Note: The Set NL Register command uses only 32-bit address input in either 3-Byte or 4-Byte Address mode. ## 8.43 Clear All Nonvolatile Lock Registers (E4H) The Clear All NL Registers command clears the whole non-volatile NL Register to '00H' that unlocks all the sector/block protection. When a NL Register is 'FFH', the corresponding sector or block is protected or locked state; Each NL Register is set to 'FFH' individually, however they can only be cleared as a group (all NL Registers) that can unlock (unprotect) the full memory opening the memory for either program or erase operation. A Write Enable (WREN) command must be executed prior to initiating the Clear All NL Registers command. The Clear All NL Registers command is initiated by driving CS# low followed by latching in command opcode E4H on every rising edge of SCLK. For SPI, CS# must be driven high after the 8th SCLK (after 2nd CLK for QPI), otherwise the Clear All NL Registers command is not executed. As soon as CS# is driven high, the self-timed NL Registers clearing cycle (whose duration is tCNLR) is initiated. The Write In Progress (WIP) bit is 1 during the self-timed NL Registers clearing cycle, and transition to 0 upon completion. When the cycle is completed, the Write Enable Latch (WEL) is reset. All the NL Registers are cleared to '00H' (unprotected) after Clear All NL Registers completion. Figure 84 Clear All NL Registers Sequence Diagram (SPI) Figure 85 Clear All NL Registers Sequence Diagram (QPI) ## 8.44 Write Volatile Lock Register (E1H) The Write VL Register command writes to the VL Register either a 'FFH' data to protect or a '00H' data to unprotect a corresponding individual sector or block address. A byte size data input is used to do the write. If any other data other than # Uniform Sector Dual and Quad Serial Flash **GD25B512MF** 00H or FFH (ie. 01H, 02H... FEH) is used in the Write VL Register instruction data input sequence, the instruction is ignored. When a sector or block is protected, the corresponding VL Register is 'FFH' and when a sector or block is unprotected, the corresponding VL Register is '00H'. Please check the VL Register section for more information on the VL Registers mapping across the full memory. A Write Enable (WREN) command must be first executed before sending the Write VL Register command. Once properly setup, Write VL Register instruction is initiated by driving CS# low followed by sending the command opcode E1H, the 32-Bit Address targeting the sector or block to be protected or unprotected, and the byte of data to be written (either 00H or FFh will only be accepted). The command, address, and data input are latched in on the rising edge of the SCLK. As soon as CS# is driven high, the Write to VL Register cycle is initiated instantaneously (no wait time). When the cycle is completed, the Write Enable Latch (WEL) is reset. Figure 86 Write VL Register Sequence Diagram (SPI) Note: The Write VL Register command uses only 32-bit address input in either 3-Byte or 4-Byte Address mode. Figure 87 Write VL Register Sequence Diagram (QPI) Note: The Write VL Register command uses only 32-bit address input in either 3-Byte or 4-Byte Address mode. #### 8.45 Read Nonvolatile Lock Register (E2H) / Read Volatile Lock Register (E0H) The Read NL Register (E2H)/Read VL Register (E0H) command sequence reads the NL/VL Register data of the corresponding sector or block used in the input address. The input command sequence is as follows: command E2H/E0H opcode and followed by a 4-Byte address (A31-A0). The input sequence uses the rising edge of SCLK to latch-in data. After the last input address SCLK falling edge, the NL/VL Register byte data follows as data output. Read NL Register/VL Register is ignored if executed in the middle of an Erase, Program or Write cycle. Figure 88 Read NL Register/VL Register Sequence Diagram (SPI) Note: The Read NL Register (E2H) / VL Register(E0H) command uses only 32-bit address input in either 3-Byte or 4-Byte Address mode. Figure 89 Read NL Register/VL Register Sequence (QPI) Note: The Read NL Register(E2H) / VL Register (E0H) command uses only 32-bit address input in either 3-Byte or 4-Byte Address mode. ## 8.46 Enable Reset (66H) and Reset (99H) If the Reset command is accepted, any on-going internal operation will be terminated and the device will return to its default power-on state and lose all the current volatile settings, such as Volatile Status Register bits, Write Enable Latch status (WEL), Program/Erase Suspend status, Read Parameter setting (P7-P0), Deep Power Down Mode, Continuous Read Mode bit setting (M7-M0) and Wrap Bit Setting (W6-W4). The "Enable Reset (66H)" and "Reset (99H)" command sequence as follow: CS# goes low $\rightarrow$ Sending Enable Reset command $\rightarrow$ CS# goes high $\rightarrow$ CS# goes low $\rightarrow$ Sending Reset command $\rightarrow$ CS# goes high. Once the Reset command is accepted by the device, the device will take approximately $t_{RST}$ / $t_{RST\_E}$ to reset. During this period, no command will be accepted. Data corruption may happen if there is an on-going or suspended internal Erase or Program operation when Reset command sequence is accepted by the device. It is recommended to check the WIP bit and the SUS1/SUS2 bit in Status Register before issuing the Reset command sequence. Figure 90 Enable Reset and Reset command Sequence Diagram (SPI) Figure 91 Enable Reset and Reset command Sequence Diagram (QPI) #### 8.47 Read Serial Flash Discoverable Parameter (5AH) The Serial Flash Discoverable Parameter (SFDP) standard provides a consistent method of describing the functional and feature capabilities of serial flash devices in a standard set of internal parameter tables. These parameter tables can be interrogated by host system software to enable adjustments needed to accommodate divergent features from multiple vendors. The concept is similar to the one found in the Introduction of JEDEC Standard, JESD68 on CFI. SFDP is a standard of JEDEC Standard No.216B. Figure 92 Read Serial Flash Discoverable Parameter command Sequence Diagram (SPI) Figure 93 Read Serial Flash Discoverable Parameter command Sequence Diagram (QPI) Table 19 Signature and Parameter Identification Data Values (Please contact GigaDevice for details) #### 9 ELECTRICAL CHARACTERISTICS ## 9.1 Power-On Timing Figure 94 Power-on Timing Table 20 Power-Up Timing and Write Inhibit Threshold | Symbol | Parameter | Min. | Max. | Unit | |--------|--------------------------------|------|------|------| | tVSL | VCC (min.) to device operation | 1.8 | | ms | | VWI | Write Inhibit Voltage | 1.5 | 2.5 | V | ## 9.2 Initial Delivery State The device is delivered with the memory array erased: all bits are set to 1 (each Byte contains FFH). The Status Register contains 00H, except that QE bit (S9) are set to 1. ## 9.3 Absolute Maximum Ratings | Parameter | Value | Unit | |--------------------------------------------------|-----------------|------------| | Ambient Operating Temperature (T <sub>A</sub> ) | -40 to 85 | $^{\circ}$ | | | -40 to 105 | | | | -40 to 125 | | | Storage Temperature | -65 to 150 | $^{\circ}$ | | Transient Input/Output Voltage (note: overshoot) | -2.0 to VCC+2.0 | V | | Applied Input/Output Voltage | -0.6 to VCC+0.4 | V | | VCC | -0.6 to 4.2 | V | Figure 95. Input Test Waveform and Measurement Level ### **Maximum Negative Overshoot Waveform** # **Maximum Positive Overshoot Waveform** ## 9.4 Capacitance Measurement Conditions | Symbol | Parameter | Min | Тур. | Max | Unit | Conditions | |----------|--------------------------------------|-------|------------|-----|------|------------| | | Input/Output Capacitance of BGA/WSON | | | 0 | , F | VIN=0V | | CIN/COUT | (IO pins: IO[3:0]) | | | 8 | pF | VOUT=0V | | CIN/COUT | Input/Output Capacitance of SOP16 | | | 14 | nE | VIN=0V | | | (IO pins: IO[3:0]) | | | 14 | pF | VOUT=0V | | CIN | Input Capacitance (except IO pins) | | | 10 | pF | VIN=0V | | COUT | Output Capacitance (except IO pins) | | | 10 | pF | VOUT=0V | | CL | Load Capacitance | | 30 | | pF | | | | Input Rise And Fall time | | | 5 | ns | | | | Input Pulse Voltage | 0.1VC | C to 0.8VC | CC | V | | | | Input Timing Reference Voltage | 0.3VC | C to 0.7VC | CC | V | | | | Output Timing Reference Voltage | | 0.5VCC | | V | | Figure 96. Absolute Maximum Ratings Diagram **GD25B512MF** ## 9.5 DC Characteristics $(T_A = -40^{\circ}C \sim 85^{\circ}C, VCC = 2.7 \sim 3.6V)$ | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit. | |------------------|--------------------------|--------------------------|---------|------|---------|-------| | ILI | Input Leakage Current | | | | ±2 | μΑ | | ILO | Output Leakage Current | | | | ±2 | μA | | lan | Standby Current | CS#=VCC, | | 16 | 60 | пΛ | | I <sub>CC1</sub> | Standby Current | VIN=VCC or VSS | | 10 | 00 | μA | | Icc2 | Deep Power-Down Current | CS#=VCC, | | 2 | 25 | ^ | | ICC2 | Deep Power-Down Current | VIN=VCC or VSS | | 2 | 25 | μA | | | | CLK=0.1VCC / 0.9VCC | | | | | | | Operating Current (Read) | at 133MHz, | | 20 | 35 | mA | | lana | | Q=Open(x4 I/O) | | | | | | Icc3 | | CLK=0.1VCC / 0.9VCC | | | | | | | | at 80MHz, | | 15 | 20 | mA | | | | Q=Open(x4 I/O) | | | | | | I <sub>CC4</sub> | Operating Current (PP) | CS#=VCC | | 15 | 30 | mA | | I <sub>CC5</sub> | Operating Current (WRSR) | CS#=VCC | | 15 | 30 | mA | | Icc6 | Operating Current (SE) | CS#=VCC | | 15 | 30 | mA | | Icc7 | Operating Current (BE) | CS#=VCC | | 15 | 30 | mA | | Icc8 | Operating Current (CE) | CS#=VCC | | 15 | 30 | mA | | VIL | Input Low Voltage | | -0.5 | | 0.3VCC | V | | ViH | Input High Voltage | | 0.7VCC | | VCC+0.4 | V | | Vol | Output Low Voltage | I <sub>OL</sub> = 100μA | | | 0.2 | V | | Vон | Output High Voltage | I <sub>OH</sub> = -100μA | VCC-0.2 | | | V | - 1. Typical value at $T_A = 25^{\circ}C$ , VCC = 3.3V. - 2. Value guaranteed by design and/or characterization, not 100% tested in production. ## **GD25B512MF** (T<sub>A</sub> = -40 $^{\circ}$ C ~105 $^{\circ}$ C , VCC=2.7~3.6V) | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit. | |------------------|--------------------------|--------------------------|---------|------|---------|-------| | ILI | Input Leakage Current | | | | ±2 | μΑ | | I <sub>LO</sub> | Output Leakage Current | | | | ±2 | μA | | Icc <sub>1</sub> | Standby Current | CS#=VCC, | | 16 | 100 | | | ICC1 | Standby Current | VIN=VCC or VSS | | 10 | 100 | μΑ | | I <sub>CC2</sub> | Deep Power-Down Current | CS#=VCC, | | 2 | 50 | | | ICC2 | Deep Power-Down Current | VIN=VCC or VSS | | 2 | 50 | μΑ | | | | CLK=0.1VCC / 0.9VCC | | | | | | | Operating Current (Read) | at 133MHz, | | 20 | 40 | mA | | I <sub>CC3</sub> | | Q=Open(x4 I/O) | | | | | | ICC3 | Operating Current (Neau) | CLK=0.1VCC / 0.9VCC | | | | | | | | at 80MHz, | | 15 | 25 | mA | | | | Q=Open(x4 I/O) | | | | | | Icc4 | Operating Current (PP) | CS#=VCC | | 15 | 35 | mA | | Icc5 | Operating Current (WRSR) | CS#=VCC | | 15 | 35 | mA | | Icc6 | Operating Current (SE) | CS#=VCC | | 15 | 35 | mA | | Icc7 | Operating Current (BE) | CS#=VCC | | 15 | 35 | mA | | Icc8 | Operating Current (CE) | CS#=VCC | | 15 | 35 | mA | | VIL | Input Low Voltage | | -0.5 | | 0.3VCC | V | | VIH | Input High Voltage | | 0.7VCC | | VCC+0.4 | V | | Vol | Output Low Voltage | I <sub>OL</sub> = 100μA | | | 0.2 | V | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -100μA | VCC-0.2 | | | V | - 1. Typical value at $T_A = 25^{\circ}\text{C}$ , VCC = 3.3V. - 2. Value guaranteed by design and/or characterization, not 100% tested in production. ## **GD25B512MF** (T<sub>A</sub> = -40 $^{\circ}$ C ~125 $^{\circ}$ C , VCC=2.7~3.6V) | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit. | |------------------|--------------------------|--------------------------|---------|------|---------|-------| | ILI | Input Leakage Current | | | | ±2 | μA | | I <sub>LO</sub> | Output Leakage Current | | | | ±2 | μA | | Icc <sub>1</sub> | Standby Current | CS#=VCC, | | 16 | 200 | | | ICC1 | Standby Current | VIN=VCC or VSS | | 10 | 200 | μΑ | | I <sub>CC2</sub> | Deep Power-Down Current | CS#=VCC, | | 2 | 100 | | | ICC2 | Deep Power-Down Current | VIN=VCC or VSS | | 2 | 100 | μΑ | | | | CLK=0.1VCC / 0.9VCC | | | | | | | Operating Current (Read) | at 133MHz, | | 20 | 45 | mA | | I <sub>CC3</sub> | | Q=Open(x4 I/O) | | | | | | ICC3 | Operating Current (Neau) | CLK=0.1VCC / 0.9VCC | | | | | | | | at 80MHz, | | 15 | 30 | mA | | | | Q=Open(x4 I/O) | | | | | | Icc4 | Operating Current (PP) | CS#=VCC | | 15 | 40 | mA | | Icc5 | Operating Current (WRSR) | CS#=VCC | | 15 | 40 | mA | | Icc6 | Operating Current (SE) | CS#=VCC | | 15 | 40 | mA | | Icc7 | Operating Current (BE) | CS#=VCC | | 15 | 40 | mA | | Icc8 | Operating Current (CE) | CS#=VCC | | 15 | 40 | mA | | VIL | Input Low Voltage | | -0.5 | | 0.3VCC | V | | VIH | Input High Voltage | | 0.7VCC | | VCC+0.4 | V | | Vol | Output Low Voltage | I <sub>OL</sub> = 100μA | | | 0.2 | V | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -100μA | VCC-0.2 | | | V | - 1. Typical value at $T_A = 25^{\circ}\text{C}$ , VCC = 3.3V. - 2. Value guaranteed by design and/or characterization, not 100% tested in production. ## **GD25B512MF** ## 9.6 AC Characteristics $(T_A = -40^{\circ}C \sim 85^{\circ}C, VCC = 2.7 \sim 3.6V)$ | Symbol | Parameter | Min. | Тур. | Max. | Unit. | |--------------------------------|------------------------------------------------------------|------------------------|------|------|-------| | | Serial Clock Frequency for all instructions except | | | 400 | | | f <sub>C1</sub> | 03H, 13H | | | 133 | MHz | | f <sub>R</sub> | Serial Clock Frequency For: Read (03H, 13H) | | | 60 | MHz | | 4 | Social Clock High Time | 45% | | | 20 | | tсьн | Serial Clock High Time | (1/fc <sub>Max</sub> ) | | | ns | | tcll | Serial Clock Low Time | 45% | | | ns | | tCLL . | Genal Clock Low Time | (1/fc <sub>Max</sub> ) | | | 115 | | $t_{CLCH}$ | Serial Clock Rise/Fall Time (Slew Rate) | 0.2 | | | V/ns | | tchcl | Genal Glock (NGC) all Time (Glew (Nate) | 0.2 | | | V/113 | | tslch | CS# Active Setup Time | 4 | | | ns | | tcнsн | CS# Active Hold Time | 4 | | | ns | | tshch | CS# Not Active Setup Time | 5 | | | ns | | tchsl | CS# Not Active Hold Time | 5 | | | ns | | t <sub>SHSL</sub> | CS# High Time (Read) | 20 | | | ns | | SHOL | CS# High Time (Write) | 40 | | | ns | | tshqz | Output Disable Time | | | 8 | ns | | tcLQX | Output Hold Time | 1.2 | | | ns | | t <sub>DVCH</sub> | Data In Setup Time | 2 | | | ns | | t <sub>CHDX</sub> | Data In Hold Time | 2 | | | ns | | t | Clock Low To Output Valid (loading=30pF) | | | 7 | ns | | tcLQV | Clock Low To Output Valid (loading=10pF) | | | 6 | ns | | t <sub>WHSL</sub> | Write Protect Setup Time Before CS# Low | 20 | | | ns | | t <sub>SHWL</sub> | Write Protect Hold Time After CS# High | 100 | | | ns | | t <sub>DP</sub> | CS# High To Deep Power-Down Mode | | | 3 | μs | | t <sub>RES1</sub> | CS# High To Standby Mode Without Electronic Signature Read | | | 30 | μs | | tsus | CS# High To Next Command After Suspend | | | 20 | μs | | t <sub>RS</sub> <sup>(4)</sup> | Latency Between Resume And Next Suspend | 100 | | | μs | | t <sub>RST</sub> | CS# High To Next Command After Reset (Except From Erase) | | | 30 | μs | | trst_e | CS# High To Next Command After Reset (From Erase) | | | 25 | ms | | t <sub>NLP</sub> | Program Nonvolatile Lock bit time | | 0.1 | | ms | | t <sub>NLE</sub> | Erase Nonvolatile Lock array | | 30 | 400 | ms | | tw | Write Status/Non-Volatile Configuration Register | | 2 | 20 | ms | | | Cycle Time Byte Program Time | | 30 | 50 | μs | ### **GD25B512MF** | t <sub>PP</sub> | Page Programming Time | 0.18 | 1.0 | ms | |------------------|------------------------------|------|-----|----| | t <sub>SE</sub> | Sector Erase Time | 30 | 400 | ms | | t <sub>BE1</sub> | Block Erase Time (32K Bytes) | 0.12 | 1.0 | s | | t <sub>BE2</sub> | Block Erase Time (64K Bytes) | 0.15 | 1.5 | S | | t <sub>CE</sub> | Chip Erase Time (GD25B512MF) | 150 | 300 | S | - 1. Typical value at $T_A = 25^{\circ}C$ . - 2. Value guaranteed by design and/or characterization, not 100% tested in production. - 3. Time of CS# High To Next Command After Reset from 01H/31H/11H/B1H command would be $t_W$ + $t_{RST}$ - 4. Minimum timing must be observed before issuing the next suspend command, and a period equal to or longer than the minimum timing is required in order for the program or erase operation to make progress, but the operation time may exceed the maximum value. ## **GD25B512MF** $(T_A = -40^{\circ}C \sim 105^{\circ}C, VCC = 2.7 \sim 3.6V)$ | Symbol | Parameter | Min. | Тур. | Max. | Unit. | |--------------------------------|----------------------------------------------------|------------------------|------|------|---------| | £ | Serial Clock Frequency for all instructions except | | | 400 | N 41 1- | | f <sub>C1</sub> | 03H, 13H | | | 133 | MHz | | f <sub>R</sub> | Serial Clock Frequency For: Read (03H, 13H) | | | 60 | MHz | | t | Sorial Clock High Time | 45% | | | no | | tclh | Serial Clock High Time | (1/fc <sub>Max</sub> ) | | | ns | | t <sub>CLL</sub> | Serial Clock Low Time | 45% | | | ns | | TOLL | Certal Clock Low Time | (1/fc <sub>Max</sub> ) | | | 113 | | tclch | Serial Clock Rise/Fall Time (Slew Rate) | 0.2 | | | V/ns | | tchcl | · · · | | | | -,,,- | | tslch | CS# Active Setup Time | 4 | | | ns | | tchsh | CS# Active Hold Time | 4 | | | ns | | tshch | CS# Not Active Setup Time | 5 | | | ns | | t <sub>CHSL</sub> | CS# Not Active Hold Time | 5 | | | ns | | tshsl | CS# High Time (Read) | 20 | | | ns | | COLICE | CS# High Time (Write) | 40 | | | ns | | t <sub>SHQZ</sub> | Output Disable Time | | | 8 | ns | | $t_{\text{CLQX}}$ | Output Hold Time | 1.2 | | | ns | | tovch | Data In Setup Time | 2 | | | ns | | tchdx | Data In Hold Time | 2 | | | ns | | <b>.</b> | Clock Low To Output Valid (loading=30pF) | | | 7 | ns | | t <sub>CLQV</sub> | Clock Low To Output Valid (loading=10pF) | | | 6 | ns | | twnsl | Write Protect Setup Time Before CS# Low | 20 | | | ns | | tshwL | Write Protect Hold Time After CS# High | 100 | | | ns | | t <sub>DP</sub> | CS# High To Deep Power-Down Mode | | | 3 | μs | | t <sub>RES1</sub> | CS# High To Standby Mode Without Electronic | | | 30 | lie. | | IKES1 | Signature Read | | | 30 | μs | | tsus | CS# High To Next Command After Suspend | | | 20 | μs | | t <sub>RS</sub> <sup>(4)</sup> | Latency Between Resume And Next Suspend | 100 | | | μs | | t <sub>RST</sub> | CS# High To Next Command After Reset (Except | | | 30 | μs | | 4101 | From Erase) | | | | μο | | toe | CS# High To Next Command After Reset (From | | | 25 | ms | | t <sub>RST_E</sub> | Erase) | | | 25 | | | t <sub>NLP</sub> | Program Nonvolatile Lock bit time | | 0.1 | | ms | | t <sub>NLE</sub> | Erase Nonvolatile Lock array | | 30 | 600 | ms | | | Write Status/Non-Volatile Configuration Register | | | | | | tw | Cycle Time | | 2 | 30 | ms | | t <sub>BP</sub> | Byte Program Time | | 30 | 140 | μs | | t <sub>PP</sub> | Page Programming Time | | 0.18 | 2.0 | ms | ### **GD25B512MF** | t <sub>SE</sub> | Sector Erase Time | 30 | 600 | ms | |------------------|------------------------------|------|-----|----| | t <sub>BE1</sub> | Block Erase Time (32K Bytes) | 0.12 | 1.5 | s | | t <sub>BE2</sub> | Block Erase Time (64K Bytes) | 0.15 | 2.0 | s | | tce | Chip Erase Time (GD25B512MF) | 150 | 450 | s | - 1. Typical value at $T_A = 25^{\circ}C$ . - 2. Value guaranteed by design and/or characterization, not 100% tested in production. - 3. Time of CS# High To Next Command After Reset from 01H/31H/11H//B1H command would be $t_W$ + $t_{RST}$ - 4. Minimum timing must be observed before issuing the next suspend command, and a period equal to or longer than the minimum timing is required in order for the program or erase operation to make progress, but the operation time may exceed the maximum value. ## **GD25B512MF** $(T_A = -40^{\circ}C \sim 125^{\circ}C, VCC = 2.7 \sim 3.6V)$ | Symbol | Parameter | Min. | Тур. | Max. | Unit. | |--------------------------------|----------------------------------------------------|------------------------|------|------|---------| | | Serial Clock Frequency for all instructions except | | | 400 | N 41 1- | | f <sub>C1</sub> | 03H, 13H | | | 133 | MHz | | f <sub>R</sub> | Serial Clock Frequency For: Read (03H, 13H) | | | 60 | MHz | | tclh | Serial Clock High Time | 45% | | | ns | | tCLH | Serial Clock Flight Time | (1/fc <sub>Max</sub> ) | | | 113 | | t <sub>CLL</sub> | Serial Clock Low Time | 45% | | | ns | | | Gorial Glock 2011 Tillio | (1/fc <sub>Max</sub> ) | | | | | tclch | Serial Clock Rise/Fall Time (Slew Rate) | 0.2 | | | V/ns | | <b>t</b> chcL | | | | | | | tslch | CS# Active Setup Time | 4 | | | ns | | tchsh | CS# Active Hold Time | 4 | | | ns | | tshch | CS# Not Active Setup Time | 5 | | | ns | | t <sub>CHSL</sub> | CS# Not Active Hold Time | 5 | | | ns | | tshsl | CS# High Time (Read) | 20 | | | ns | | | CS# High Time (Write) | 40 | | | ns | | t <sub>SHQZ</sub> | Output Disable Time | | | 8 | ns | | $t_{\text{CLQX}}$ | Output Hold Time | 1.2 | | | ns | | t <sub>DVCH</sub> | Data In Setup Time | 2 | | | ns | | tchdx | Data In Hold Time | 2 | | | ns | | $t_{CLQV}$ | Clock Low To Output Valid (loading=30pF) | | | 7 | ns | | tCLQV | Clock Low To Output Valid (loading=10pF) | | | 6 | ns | | twhsl | Write Protect Setup Time Before CS# Low | 20 | | | ns | | tshwL | Write Protect Hold Time After CS# High | 100 | | | ns | | t <sub>DP</sub> | CS# High To Deep Power-Down Mode | | | 3 | μs | | t <sub>RES1</sub> | CS# High To Standby Mode Without Electronic | | | 30 | μs | | UKES I | Signature Read | | | 30 | μο | | tsus | CS# High To Next Command After Suspend | | | 20 | μs | | t <sub>RS</sub> <sup>(4)</sup> | Latency Between Resume And Next Suspend | 100 | | | μs | | t <sub>RST</sub> | CS# High To Next Command After Reset (Except | | | 30 | μs | | | From Erase) | | | 00 | до | | tpor - | CS# High To Next Command After Reset (From | | | 25 | me | | t <sub>RST_E</sub> | Erase) | | | 23 | ms | | t <sub>NLP</sub> | Program Nonvolatile Lock bit time | | 0.1 | | ms | | t <sub>NLE</sub> | Erase Nonvolatile Lock array | | 30 | 800 | ms | | tw | Write Status/Non-Volatile Configuration Register | | 2 | 40 | ms | | | Cycle Time Byte Program Time | | _ | | | | t <sub>BP</sub> | I D. 4. D Time . | 1 | 30 | 140 | μs | ### **GD25B512MF** | t <sub>SE</sub> | Sector Erase Time | 30 | 800 | ms | |------------------|------------------------------|------|-----|----| | t <sub>BE1</sub> | Block Erase Time (32K Bytes) | 0.12 | 1.5 | s | | t <sub>BE2</sub> | Block Erase Time (64K Bytes) | 0.15 | 2.0 | s | | tce | Chip Erase Time (GD25B512MF) | 150 | 500 | s | - 1. Typical value at $T_A = 25^{\circ}C$ . - 2. Value guaranteed by design and/or characterization, not 100% tested in production. - 3. Time of CS# High To Next Command After Reset from 01H/31H/11H//B1H command would be tw + t<sub>RST</sub> - 4. Minimum timing must be observed before issuing the next suspend command, and a period equal to or longer than the minimum timing is required in order for the program or erase operation to make progress, but the operation time may exceed the maximum value. Figure 97. Serial Input Timing Figure 98. Output Timing Figure 99. Resume to Suspend Timing Diagram Figure 100. WP# Timing Figure 101. RESET Timing Table 21. Reset Timing | Symbol | Parameter | Min. | Тур. | Max. | Unit. | |-------------------|-----------------------------------------|------|------|------|-------| | t <sub>RLRH</sub> | Reset Pulse Width | 1 | | | μs | | t <sub>RHSL</sub> | Reset Hold time before next Operation | 50 | | | ns | | 4 | Reset Recovery Time (Except From Erase) | | | 40 | μs | | t <sub>RB</sub> | Reset Recovery Time (From Erase) | | | 25 | ms | - 1. Time of Reset Recovery Time from 01H/31H/11H/B1H command would be $t_W + t_{RB}$ - 2. The device need $t_{RB\ (max)}$ at most to get ready for all commands after RESET# low. #### 10 ORDERING INFORMATION <sup>\*\*</sup>F grade has implemented additional test flows to ensure higher product quality than I grade. ### 10.1 Valid Part Numbers Please contact GigaDevice regional sales for the latest product selection and available form factors. ### Temperature Range I: Industrial (-40°C to +85°C) | Product Number | Density | Package Type | Packing<br>Options | |----------------|-----------|-------------------------------|--------------------| | GD25B512MFYIG | 512Mbit | WSON8 (8x6mm) | Y/R | | GD25B512MFYIS | STZIVIDIL | WSONO (OXOIIIII) | Y/R | | GD25B512MFBIR | E10Mbit | TEDCA 24ball (5v5 Ball Array) | Y/R | | GD25B512MFBIK | 512Mbit | TFBGA-24ball (5x5 Ball Array) | Y/R | | GD25B512MFFIR | E10Mbit | SOD16 200mil | T/Y/R | | GD25B512MFFIK | 512Mbit | SOP16 300mil | T/Y/R | #### Temperature Range J: Industrial+ (-40°C to +105°C) | Product Number | Density | Package Type | Packing<br>Options | |----------------|---------|-------------------------------|--------------------| | GD25B512MFYJG | E40Mbit | F12Mbit \\\(CON(\) (9\\Com\) | | | GD25B512MFYJS | 512Mbit | WSON8 (8x6mm) | Y/R | | GD25B512MFBJR | 510Mbit | TERCA 24ball (5v5 Pall Array) | Y/R | | GD25B512MFBJK | 512Mbit | TFBGA-24ball (5x5 Ball Array) | Y/R | | GD25B512MFFJR | E40Mbit | SOD16 200mil | T/Y/R | | GD25B512MFFJK | 512Mbit | SOP16 300mil | T/Y/R | ### Temperature Range E: Industrial+ (-40°C to +125°C) | Product Number | Density | Package Type | Packing<br>Options | |----------------|-----------------------|-------------------------------|--------------------| | GD25B512MFYEG | 512Mbit WSON8 (8x6mm) | | Y/R | | GD25B512MFYES | 3 IZIVIDIL | WSONO (OXOIIIII) | Y/R | | GD25B512MFBER | 512Mbit | TFBGA-24ball (5x5 Ball Array) | Y/R | | GD25B512MFBEK | STZIVIDIL | TFBGA-24ball (5x5 Ball Alfay) | Y/R | | GD25B512MFFER | E10Mbit | SOP16 300mil | T/Y/R | | GD25B512MFFEK | 512Mbit | 307 10 30011111 | T/Y/R | **GD25B512MF** # Temperature Range F: Industrial+ (-40°C to +85°C) | Product Number | Density | Package Type | Packing<br>Options | |----------------|---------------|-------------------------------|--------------------| | GD25B512MFYFG | 512Mbit | 512Mbit WSON8 (8x6mm) | | | GD25B512MFYFS | 3 IZIVIDIL | WSONO (OXOIIIII) | Y/R | | GD25B512MFBFR | 512Mbit | TFBGA-24ball (5x5 Ball Array) | Y/R | | GD25B512MFBFK | 312MDIL | TFBGA-24ball (5x5 Ball Alfay) | Y/R | | GD25B512MFFFR | E 1 ON Alb it | COD46 200mil | T/Y/R | | GD25B512MFFFK | 512Mbit | SOP16 300mil | T/Y/R | ## 11 PACKAGE INFORMATION ## 11.1 Package WSON8 (8x6mm) Top View Side View **Bottom View** #### **Dimensions** | Sy | mbol | ۸ | A1 | С | b | D | D2 | Е | E2 | | | |----|------|------|------|-------|------|------|------|------|------|------|------| | ι | Jnit | A | Ai | " | | | DZ | - | LZ | е | _ | | | Min | 0.70 | 0.00 | 0.180 | 0.35 | 7.90 | 3.30 | 5.90 | 4.20 | | 0.45 | | mm | Nom | 0.75 | 0.02 | 0.203 | 0.40 | 8.00 | 3.40 | 6.00 | 4.30 | 1.27 | 0.50 | | | Max | 0.80 | 0.05 | 0.250 | 0.45 | 8.10 | 3.50 | 6.10 | 4.40 | | 0.55 | - 1. The exposed metal pad area on the bottom of the package is floating. - 2. Coplanarity ≤0.08mm. Package edge tolerance≤0.10mm. - 3. The lead shape may be of little difference according to different package lead frames. These lead shapes are compatible with each other. # 11.2 Package TFBGA-24BALL (5x5 ball array) ### **Dimensions** | Sy | mbol | • | A.4 | A2 | <b>L</b> | ı | E1 | D | D1 | е | | | | |----|------|------|------------|------|----------|------|------|------|-------------------|----------|------|------|--| | ι | Jnit | Α | <b>A</b> 1 | AZ | b | E | E1 | U | | | | | | | | Min | - | 0.25 | - | 0.35 | 5.90 | 4.00 | 4.00 | 7.90<br>4.00 8.00 | | 7.90 | | | | mm | Nom | - | 0.30 | 0.80 | 0.40 | 6.00 | | | | .00 8.00 | 4.00 | 1.00 | | | | Max | 1.20 | 0.35 | - | 0.45 | 6.10 | | 8.10 | | | | | | # 11.3 Package SOP16 300MIL ### **Dimensions** | Syı | mbol | | ۸.1 | 42 | <b>L</b> | | 6 | - | E1 | | | 1.4 | <b>L</b> | 0 | | | | |-----|------|------|------|------|----------|------|-------|-------|------|------|------|------|----------|------|--|------|---| | U | Jnit | A | A1 | A2 | b | С | D | E | E1 | е | _ | L1 | n | θ | | | | | | Min | - | 0.10 | 2.05 | 0.31 | 0.10 | 10.20 | 10.10 | 7.40 | | | | | 0.40 | | 0.25 | 0 | | mm | Nom | - | 0.20 | - | 0.41 | 0.25 | 10.30 | 10.30 | 7.50 | 1.27 | - | 1.40 | - | - | | | | | | Max | 2.65 | 0.30 | 2.55 | 0.51 | 0.33 | 10.40 | 10.50 | 7.60 | | 1.27 | | 0.75 | 8 | | | | #### Note: 1. Both the package length and width do not include the mold flash. **GD25B512MF** ## 12 REVISION HISTORY | Version No | Description | Page | Date | |------------|-----------------|------|----------| | 1.0 | Initial Release | All | 2023-6-6 | ### **Important Notice** This document is the property of GigaDevice Semiconductor Inc. and its subsidiaries (the "Company"). This document, including any product of the Company described in this document (the "Product"), is owned by the Company according to the laws of the People's Republic of China and other applicable laws. The Company reserves all rights under such laws and no Intellectual Property Rights are transferred (either wholly or partially) or licensed (either expressly or impliedly). The names and brands of third party referred thereto (if any) are the property of their respective owner and referred to for identification purposes only. The Company does not assume any warranty or condition, express or implied, with regard to this document or any Product, including, but not limited to, the implied warranties of merchantability, fitness for any particular purpose, noninfringement, or any warranty arising out of the application or use of any Product described in this document. Any information provided in this document is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application and any product produced. Except for customized products which has been expressly identified in the applicable agreement, the Products are designed, developed, and/or manufactured for ordinary business, industrial, personal, and/or household applications only. The Products are not designed or intended for use in, and no warranty is made respect to, any applications designed or intended for the operation of weaponry, nuclear equipment, atomic energy control instruments, combustion control instruments, airplane or spaceship instruments, traffic signal instruments, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants etc.), pollution control or hazardous substances management, or other uses where failure to perform can reasonably be expected to result in personal injury, death, property or environmental damage ("Unintended Uses"). Customers shall take any and all actions to ensure using and selling the Products in accordance with the applicable laws and regulations. The Company is not liable, in whole or in part, and customers shall and hereby do release the Company as well as it's suppliers and/or distributors from any claim, damage, or other liability arising from or related to all Unintended Uses of the Products. Customers shall indemnify and hold the Company as well as it's suppliers and/or distributors harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of the Products. Customers shall discard the device according to the local environmental law. Information in this document is provided solely in connection with the Products. The Company reserves the right to make changes, corrections, modifications or improvements to this document and the Products and services described herein at any time, without notice. And the company shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.