## **Revision History AS7C1024B** | Revision | Details | Date | |----------|-------------------------------------------------------------------------------|---------------| | Rev 1.0 | Preliminary datasheet | prior to 2004 | | Rev 1.1 | Die Revision A to B | March 2004 | | Rev 2.0 | PCN issued yield issues with industrial temperature TJ = SOJ 300 mil-10/12ns | May 2015 | | Rev 3.0 | Re-introduced 12ns, 15ns and 20ns Industrial Grade parts for 32p SOJ 300mils. | March 2022 | | | Corrections done in ordering codes to keep only Green Part numbers. | | Alliance Memory Inc. 12815 NE 124th Street Suite D Kirkland, WA 98034 Tel: 425-898-4456 Fax: 425-896-8628 Alliance Memory Inc. reserves the right to change products or specification without notice #### **Features** - Industrial and commercial temperatures - Organization: 131,072 words x 8 bits - High speed - 10/12/15/20 ns address access time - 5/6/7/8 ns output enable access time - Low power consumption: ACTIVE - 605 mW / max @ 10 ns - Low power consumption: STANDBY - 55 mW / max CMOS - Easy memory expansion with CE1, CE2, OE inputs - $\bullet \ TTL/LVTTL\text{-}compatible, \ three\text{-}state \ I/O$ - 32-pin JEDEC standard packages ### Logic block diagram - 300 mil SOJ - 400 mil SOJ - $8 \times 20$ mm TSOP 1 - ESD protection $\geq$ 2000 volts - Latch-up current ≥ 200 mA ### Pin arrangement 32-pin (8 x 20mm) TSOP I #### **Selection guide** | | -10 | -12 | -15 | -20 | Unit | |-----------------------------------|-----|-----|-----|-----|------| | Maximum address access time | 10 | 12 | 15 | 20 | ns | | Maximum output enable access time | 5 | 6 | 7 | 8 | ns | | Maximum Operating Current | 110 | 100 | 90 | 80 | mA | | Maximum CMOS standby Current | 10 | 10 | 10 | 10 | mA | #### **Functional description** The AS7C1024B is a high performance CMOS 1,048,576-bit Static Random Access Memory (SRAM) device organized as 131,072 words x 8 bits. It is designed for memory applications where fast data access, low power, and simple interfacing are desired. Equal address access and cycle times $(t_{AA}, t_{RC}, t_{WC})$ of 10/12/15/20 ns with output enable access times $(t_{OE})$ of 5/6/7/8 ns are ideal for high performance applications. Active high and low chip enables $(\overline{CEI}, CE2)$ permit easy memory expansion with multiple-bank systems. When $\overline{CE1}$ is high or CE2 is low, the devices enter standby mode. If inputs are still toggling, the device will consume $I_{SB}$ power. If the bus is static, then full standby power is reached ( $I_{SB1}$ ). For example, the AS7C1024B is guaranteed not to exceed 55 mW under nominal full standby conditions. A write cycle is accomplished by asserting write enable $(\overline{WE})$ and both chip enables $(\overline{CE1}, CE2)$ . Data on the input pins I/O0 through I/O7 is written on the rising edge of $\overline{WE}$ (write cycle 1) or the active-to-inactive edge of $\overline{CE1}$ or CE2 (write cycle 2). To avoid bus contention, external devices should drive I/O pins only after outputs have been disabled with output enable $(\overline{OE})$ or write enable $(\overline{WE})$ . A read cycle is accomplished by asserting output enable $(\overline{OE})$ and both chip enables $(\overline{CE1}, CE2)$ , with write enable $(\overline{WE})$ high. The chips drive I/O pins with the data word referenced by the input address. When either chip enable is inactive, output enable is inactive, or write enable is active, output drivers stay in high-impedance mode. #### **Absolute maximum ratings** | Parameter | Symbol | Min | Max | Unit | |--------------------------------------------------|-------------------|-------|-----------------------|------| | Voltage on V <sub>CC</sub> relative to GND | $V_{t1}$ | -0.50 | +7.0 | V | | Voltage on any pin relative to GND | $V_{t2}$ | -0.50 | V <sub>CC</sub> +0.50 | V | | Power dissipation | $P_{\mathrm{D}}$ | _ | 1.0 | W | | Storage temperature (plastic) | T <sub>stg</sub> | -65 | +150 | °C | | Ambient temperature with V <sub>CC</sub> applied | T <sub>bias</sub> | -55 | +125 | °C | | DC current into outputs (low) | I <sub>OUT</sub> | _ | 20 | mA | Note: Stresses greater than those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions outside those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. #### Truth table | CE1 | CE2 | WE | OE | Data | Mode | |-----|-----|----|----|------------------|-----------------------------------------------| | Н | X | X | X | High Z | Standby (I <sub>SB</sub> , I <sub>SB1</sub> ) | | X | L | X | X | High Z | Standby (I <sub>SB</sub> , I <sub>SB1</sub> ) | | L | Н | Н | Н | High Z | Output disable (I <sub>CC</sub> ) | | L | Н | Н | L | D <sub>OUT</sub> | Read (I <sub>CC</sub> ) | | L | Н | L | X | D <sub>IN</sub> | Write (ICC) | Key: X = don't care, L = low, H = high ## **Recommended operating conditions** | Paramete | Symbol | Min | Nominal | Max | Unit | | |-------------------|-----------------|---------|---------|----------------|------|----| | Supply Voltage | $V_{CC}$ | 4.5 | 5.0 | 5.5 | V | | | Input Voltage | V <sub>IH</sub> | 2.2 | - | $V_{CC} + 0.5$ | V | | | input voltage | input voitage | | -0.5 | _ | 0.8 | V | | Ambient operating | commercial | $T_{A}$ | 0 | _ | 70 | °C | | temperature | industrial | $T_{A}$ | -40 | _ | 85 | °C | $V_{IL}$ min = -1.0V for pulse width less than 5ns $V_{IH}$ max = $V_{CC}$ +2.0V for pulse width less than 5ns. ## DC operating characteristics (over the operating range) $^{I}$ | | | | -1 | 10 | -1 | 2 | -1 | 15 | -20 | | Unit | |--------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|------| | Parameter | Sym | Test conditions | | Max | Min | Max | Min | Max | Min | Max | Cint | | Input leakage current | $ I_{LI} $ | $V_{CC} = Max$ , $V_{IN} = GND$ to $V_{CC}$ | | 1 | 1 | 1 | _ | 1 | 1 | 1 | μΑ | | Output leakage current | I <sub>LO</sub> | $V_{CC} = Max$ , $\overline{CE1} = V_{IH}$ or $CE2 = V_{IL}$ , $V_{OUT} = GND$ to $V_{CC}$ | - | 1 | 1 | 1 | - | 1 | ı | 1 | μΑ | | Operating power supply current | $I_{CC}$ | $V_{CC} = Max, \overline{CE1} \le V_{IL},$ $CE2 \ge V_{IH}, f = f_{Max},$ $I_{OUT} = 0 \text{ mA}$ | - | 110 | 1 | 100 | _ | 90 | ı | 80 | mA | | | $I_{SB}$ | $V_{CC} = Max$ , $\overline{CE1} \ge V_{IH}$ and/or $CE2 \le V_{IL}$ , $f = f_{Max}$ | - | 50 | 1 | 45 | _ | 45 | | 40 | | | Standby power supply current | $I_{SB1}$ | $\begin{split} V_{CC} &= \text{Max}, \overline{\text{CE1}} \ge V_{CC} - 0.2V \\ & \text{and/or CE2} \le 0.2V \\ & V_{IN} \le 0.2V \text{ or} \\ & V_{IN} \ge V_{CC} - 0.2V, f = 0 \end{split}$ | - | 10 | 1 | 10 | _ | 10 | 1 | 10 | mA | | Output voltage | $V_{OL}$ | $I_{OL} = 8 \text{ mA}, V_{CC} = \text{Min}$ | - | 0.4 | _ | 0.4 | - | 0.4 | ı | 0.4 | V | | - Cutput voltage | V <sub>OH</sub> | $I_{OH} = -4 \text{ mA}, V_{CC} = \text{Min}$ | 2.4 | - | 2.4 | Ī | 2.4 | _ | 2.4 | - | • | # Capacitance (f = 1 MHz, $T_a = 25$ °C, $V_{CC} = NOMINAL$ )<sup>2</sup> | Parameter | Symbol | Signals | Test conditions | Max | Unit | |-------------------|-----------|--------------------------------------------------------|-------------------------|-----|------| | Input capacitance | $C_{IN}$ | $A, \overline{CE1}, CE2, \overline{WE}, \overline{OE}$ | $V_{IN} = 0V$ | 5 | pF | | I/O capacitance | $C_{I/O}$ | I/O | $V_{IN} = V_{OUT} = 0V$ | 7 | pF | ## Read cycle (over the operating range)<sup>3,9,12</sup> | | | -10 | | -1 | 12 | -15 | | -20 | | | | |--------------------------------------------|-------------------|-----|-----|-----|-----|-----|-----|-----|-----|------|----------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | Read cycle time | t <sub>RC</sub> | 10 | - | 12 | _ | 15 | _ | 20 | - | ns | | | Address access time | $t_{AA}$ | - | 10 | - | 12 | _ | 15 | _ | 20 | ns | 3 | | Chip enable $(\overline{CE1})$ access time | t <sub>ACE1</sub> | - | 10 | - | 12 | _ | 15 | _ | 20 | ns | 3, 12 | | Chip enable (CE2) access time | t <sub>ACE2</sub> | - | 10 | - | 12 | _ | 15 | _ | 20 | ns | 3, 12 | | Output enable (OE) access time | t <sub>OE</sub> | - | 5 | _ | 6 | _ | 7 | _ | 8 | ns | | | Output hold from address change | t <sub>OH</sub> | 3 | - | 3 | _ | 3 | _ | 3 | _ | ns | 5 | | CE1 Low to output in low Z | t <sub>CLZ1</sub> | 3 | - | 3 | _ | 3 | _ | 3 | _ | ns | 4, 5, 12 | | CE2 High to output in low Z | $t_{CLZ2}$ | 3 | - | 3 | _ | 3 | _ | 3 | _ | ns | 4, 5, 12 | | CE1 Low to output in high Z | t <sub>CHZ1</sub> | - | 4 | _ | 5 | _ | 6 | _ | 7 | ns | 4, 5, 12 | | CE2 Low to output in high Z | t <sub>CHZ2</sub> | - | 4 | _ | 5 | _ | 6 | _ | 7 | ns | 4, 5, 12 | | OE Low to output in low Z | t <sub>OLZ</sub> | 0 | - | 0 | _ | 0 | _ | 0 | _ | ns | 4, 5 | | OE High to output in high Z | t <sub>OHZ</sub> | _ | 4 | _ | 5 | _ | 6 | _ | 7 | ns | 4, 5 | | Power up time | $t_{\mathrm{PU}}$ | 0 | - | 0 | _ | 0 | _ | 0 | _ | ns | 4, 5, 12 | | Power down time | t <sub>PD</sub> | _ | 10 | _ | 12 | _ | 15 | _ | 20 | ns | 4, 5, 12 | ## **Key to switching waveforms** Rising input Falling input Undefined / don't care ## Read waveform 1 (address controlled)<sup>3,6,7,9,12</sup> # Read waveform 2 ( $\overline{\text{CE1}}$ , CE2, and $\overline{\text{OE}}$ controlled)<sup>3,6,8,9,12</sup> # Write cycle (over the operating range)<sup>11, 12</sup> | | | -1 | 10 | - | 12 | - | 15 | -3 | 20 | | | |---------------------------------------------|------------------|-----|-----|-----|-----|-----|-----|-----|-----|------|-------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | Write cycle time | $t_{WC}$ | 10 | - | 12 | _ | 15 | - | 20 | _ | ns | | | Chip enable $(\overline{CE1})$ to write end | t <sub>CW1</sub> | 8 | - | 9 | _ | 10 | _ | 12 | - | ns | 12 | | Chip enable (CE2) to write end | $t_{CW2}$ | 8 | - | 9 | _ | 10 | _ | 12 | _ | ns | 12 | | Address setup to write end | $t_{AW}$ | 8 | - | 9 | _ | 10 | _ | 12 | _ | ns | | | Address setup time | t <sub>AS</sub> | 0 | | 0 | _ | 0 | _ | 0 | _ | ns | 12 | | Write pulse width | $t_{WP}$ | 7 | | 8 | _ | 9 | _ | 12 | _ | ns | | | Write recovery time | t <sub>WR</sub> | 0 | - | 0 | - | 0 | _ | 0 | - | ns | | | Address hold from end of write | t <sub>AH</sub> | 0 | - | 0 | _ | 0 | _ | 0 | _ | ns | | | Data valid to write end | $t_{\rm DW}$ | 5 | | 6 | _ | 8 | _ | 10 | _ | ns | | | Data hold time | t <sub>DH</sub> | 0 | | 0 | _ | 0 | _ | 0 | _ | ns | 4, 5 | | Write enable to output in high Z | $t_{WZ}$ | - | 5 | _ | 6 | _ | 7 | _ | 8 | ns | 4, 5 | | Output active from write end | t <sub>OW</sub> | 1 | - | 1 | _ | 1 | _ | 2 | _ | ns | 4, 5 | ## Write waveform 1 (WE controlled)<sup>10,11,12</sup> ## Write waveform 2 (CE1 and CE2 controlled)<sup>10,11,12</sup> #### **AC** test conditions - Output load: see Figure B. - Input pulse level: GND to 3.5V. See Figure A. - Input rise and fall times: 2 ns. See Figure A. - Input and output timing reference levels: 1.5V. Thevenin equivalent: $\begin{array}{c} +3.5 \text{V} \\ \hline \\ \text{GND} \end{array} \begin{array}{c} -2 \text{ ns} \\ \hline \text{$ Figure B: 5V Output load #### **Notes** - 1 During $V_{CC}$ power-up, a pull-up resistor to $V_{CC}$ on $\overline{CE1}$ is required to meet $I_{SB}$ specification. - 2 This parameter is sampled and not 100% tested. - 3 For test conditions, see AC Test Conditions, Figures A and B. Figure A: Input pulse - 4 t<sub>CLZ</sub> and t<sub>CHZ</sub> are specified with CL = 5pF, as in Figure C. Transition is measured ±500 mV from steady-state voltage. - 5 This parameter is guaranteed, but not 100% tested. - 6 WE is high for read cycle. - $\overline{\text{CE1}}$ and $\overline{\text{OE}}$ are low and CE2 is high for read cycle. - 8 Address valid prior to or coincident with $\overline{\text{CE1}}$ transition Low. - 9 All read cycle timings are referenced from the last valid address to the first transitioning address. - 10 N/A - 11 All write cycle timings are referenced from the last valid address to the first transitioning address. - 12 CE1 and CE2 have identical timing. - 13 C = 30 pF, except all high Z and low Z parameters where C = 5 pF. ## **Package dimensions** | | • | SOJ 300<br>nil | 32-pin 8 | SOJ 400<br>iil | |----|-------|----------------|----------|----------------| | | Min | Max | Min | Max | | Α | 0.128 | 0.145 | 0.132 | 0.146 | | A1 | 0.025 | - | 0.025 | - | | A2 | 0.095 | 0.105 | 0.105 | 0.115 | | В | 0.026 | 0.032 | 0.026 | 0.032 | | b | 0.016 | 0.020 0.015 | | 0.020 | | c | 0.007 | 0.010 | 0.007 | 0.013 | | D | 0.820 | 0.830 | 0.820 | 0.830 | | Е | 0.255 | 0.275 | 0.354 | 0.378 | | E1 | 0.295 | 0.305 | 0.395 | 0.405 | | E2 | 0.330 | 0.340 | 0.435 | 0.445 | | e | 0.050 | BSC | 0.050 | BSC | | | 32-pin TSO | P 8×20 mm | |----|------------|-----------| | | Min | Max | | Α | _ | 1.20 | | A1 | 0.05 | 0.15 | | A2 | 0.95 | 1.05 | | b | 0.17 | 0.27 | | С | 0.10 | 0.21 | | D | 18.30 | 18.50 | | e | 0.50 ne | ominal | | Е | 7.90 | 8.10 | | Hd | 19.80 | 20.20 | | L | 0.50 | 0.70 | | α | 0° | 5° | Ordering codes Acesss times | Package | Temp | 10 ns | 12 ns | 15 ns | 20 ns | |----------------------|------------|-------|------------------|------------------|------------------| | DI .: GOT 300 .: | Commercial | - | AS7C1024B-12TJCN | AS7C1024B-15TJCN | AS7C1024B-20TJCN | | Plastic SOJ, 300 mil | Industrial | - | AS7C1024B-12TJIN | AS7C1024B-15TJIN | AS7C1024B-20TJIN | | DI .: GOT 400 .:I | Commercial | - | AS7C1024B-12JCN | AS7C1024B-15JCN | AS7C1024B-20JCN | | Plastic SOJ, 400 mil | Industrial | - | AS7C1024B-12JIN | • | - | | TGOD1 0 20 | commercial | ı | AS7C1024B-12TCN | AS7C1024B-15TCN | AS7C1024B-20TCN | | TSOP1 8×20 mm | Industrial | - | - | - | - | ## Part numbering system | AS7C | 1024B | -XX | X | X | X | XX | |----------------|--------------------------------------------|----------------------------------------------------------|---------------------------------------------------------|--------------------------------------------------|-----------------------------------------|----------------------------------| | SRAM<br>prefix | Device number 1024: 1Mb (x8) B: revision B | Access time -10 = 10ns -12 = 12ns -15 = 15ns -20 = 20ns | Package: J = SOJ 400 mils T = TSOP1 TJ = SOJ 300mils | Temperature range: C = Commercial I = Industrial | N=Lead Free<br>and Halogen<br>Free Part | Packing Type None: Tray TR: Reel | Alliance Memory, Inc. 12815 NE 124th Street Suite D Kirkland, WA 98034 Tel: 425-898-4456 Fax: 425-896-8628 www.alliancememory.com Copyright © Alliance Memory All Rights Reserved © Copyright 2007 Alliance Memory, Inc. All rights reserved. Our three-point logo, our name and Intelliwatt are trademarks or registered trademarks of Alliance. All other brand and product names may be the trademarks of their respective companies. Alliance reserves the right to make changes to this document and its products at any time without notice. Alliance assumes no responsibility for any errors that may appear in this document. The data contained herein represents Alliance's best data and/or estimates at the time of issuance. Alliance reserves the right to change or correct this data at any time, without notice. If the product described herein is under development, significant changes to these specifications are possible. The information in this product data sheet is intended to be general descriptive information for potential customers and users, and is not intended to operate as, or provide, any quarantee or warrantee to any user or customer. Alliance does not assume any responsibility or liability arising out of the application or use of any product described herein, and disclaims any express or implied warranties related to the sale and/or use of Alliance products including liability or warranties related to fitness for a particular purpose, merchantability, or infringement of any intellectual property rights, except as express agreed to in Alliance's Terms and Conditions of Sale (which are available from Alliance). All sales of Alliance products are made exclusively according to Alliance's Terms and Conditions of Sale. The purchase of products from Alliance does not convey a license under any patent rights, copyrights; mask works rights, trademarks, or any other intellectual property rights of Alliance or third parties. Alliance does not authorize its products for use as critical components in life-supporting systems where a malfunction or failure may reasonably be expected to result in significant injury to the user, and the inclusion of Alliance products in such life-supporting systems implies that the manufacturer assumes all risk of such use and agrees to indemnify Alliance against all claims arising from such use.